Table 4–26 – Altera RapidIO II MegaCore Function User Manual
Page 93

Chapter 4: Functional Description
4–51
Logical Layer Interfaces
August 2014
Altera Corporation
RapidIO II MegaCore Function
User Guide
Table 4–26. specific_header Format on gen_tx_data Bus (Part 1 of 2)
ftype
Field
gen_tx_data Bits
Device ID Width 8
Device ID Width 16
2, 5, or 6
ttype[3:0]
[95:92]
[79:76]
size[3:0]
[91:88]
[75:72]
transactionID[7:0]
[87:80]
[71:64]
address[28:0]
[79:51]
[63:35]
wdptr
[50]
[34]
xamsbs[1:0]
[49:48]
[33:32]
7
XON/XOFF
[95]
[79]
FAM[2:0]
[94:92]
[78:76]
Reserved[3:0]
[91:88]
[75:72]
flowID[6:0]
[87:81]
[71:65]
soc
[80]
[64]
8
ttype[3:0]
[95:92]
[79:76]
size[3:0]
[91:88]
[75:72]
transactionID[7:0]
[87:80]
[71:64]
hop_count[7:0]
[79:72]
[63:56]
config_offset[20:0]
[71:51]
[55:35]
wdptr
[50]
[34]
Reserved[1:0]
[49:48]
[33:32]
9 single
segment and
start
cos[7:0]
[95:88]
[79:72]
S
[87]
[71]
E
[86]
[70]
Reserved[2:0]
[85:83]
[69:67]
xh
[82]
[66]
O
[81]
[65]
P
[80]
[64]
streamID[15:0]
[79:64]
[63:48]
9 continuation
cos[7:0]
[95:88]
[79:72]
S
[87]
[71]
E
[86]
[70]
Reserved[2:0]
[85:83]
[69:67]
xh
[82]
[66]
O
[81]
[65]
P
[80]
[64]
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)