Texas Instruments TMS320C2XX User Manual
Page 568
Index
Index-5
bus request pin (BR)
definition
shown in figure
buses
block diagram
data read bus (DRDB)
data write bus (DWEB)
data-read address bus (DRAB)
data-write address bus (DWAB)
program address bus (PAB)
definition
used in program-memory address genera-
tion
program read bus (PRDB)
C
C (carry bit)
affected during SFL and SFR instruc-
tions
definition
involved in accumulator events
used during ROL and ROR instruc-
tions
’C209 device
11-1 to 11-18
comparison to other ’C2xx devices
differences in interrupts
11-3
differences in memory and I/O spaces
11-3
differences in peripherals
11-2
similarities
11-2
interrupts
locating ’C209 information in this manual
(table)
memory and I/O spaces
on-chip peripherals
cable, target system to emulator
cable pod
CAD bit
CALA instruction
CALL instruction
call instructions
call subroutine at location specified by accumula-
tor (CALA)
call subroutine conditionally (CC)
7-60
call subroutine unconditionally (CALL)
conditional, overview
unconditional, overview
CALU (central arithmetic logic unit)
definition
description
carry bit (C)
affected during SFL and SFR instruc-
tions
definition
involved in accumulator events
used during ROL and ROR instruc-
tions
CC instruction
7-60
central arithmetic logic section of CPU
central arithmetic logic unit (CALU).
See CALU
central processing unit.
See CPU
CIO0–CIO3 (bits), configuring pins IO0–IO3 as in-
puts/outputs
CLK register
description
quick reference
reset condition
CLKIN signal
CLKMOD pin
CLKOUT1 bit
CLKOUT1 signal
definition
turning CLKOUT1 pin on and off
CLKOUT1-pin control (CLK) register
description
quick reference
reset condition
CLKR pin
as bit input (IN0 bit)
definition
CLKX pin
clock generator
’C209 clock options
11-14 to 11-18
introduction
modes
’C203/C204
’C209
11-14 to 11-18
clock mode bit (MCM)
clock modes
clock generator
’C203/C204
’C209
11-14
synchronous serial port
CLRC instruction
CMPL instruction