Texas Instruments TMS320C3x User Manual
Page 756

Index
Index-15
serial port (continued)
loading
memory mapped locations for
operation configurations
port control register
FSR/DR/CLKR
FSX/DX/CLKX
receive/transmit timer
control register
counter register
period register
registers
timing
short
floating-point format, definition
integer format
definition
unsigned integer format, definition
SIGI instruction
timing diagram for
signal, interlocked instruction (SIGI)
sign-extend, definition
single-precision
floating-point format, definition
integer format
definition
unsigned integer format, definition
software interrupt
definition
instruction (SWI)
source-address register
stack
building
definition
implementation of high-to-low memory
implementation of low-to-high memory
management
pointer
standard branch
example
status (ST) register
CPU register file
definition
global interrupt enable (GIE) bit
’C30 interrupt considerations
’C3x interrupt considerations
STFI instruction
STII instruction
store
floating-point value
(STF)
interlocked (STFI)
integer
instruction (STI)
interlocked (STII)
STRB signal
STRB0 control register
STRB1 control register
subtract
floating-point value instruction (SUBF)
integer
(SUBI)
conditionally instruction (SUBC)
with borrow instruction (SUBB)
reverse
floating-point value instruction
(SUBRF)
integer
(SUBRI)
with borrow instruction (SUBRB)
synchronization, DMA channels
synchronize two processors, example
system management
system-stack pointer (SP) register
T
test bit fields instruction (TSTB)
timer
block diagram
control register
receive/transmit
counter
counter register
receive/transmit
definition
global-control register
I/O port configurations
initialization/reconfiguration
interrupts
operation modes
output generation examples
period register
receive/transmit
pulse generation
registers
timing figure