Texas Instruments TMS320C3x User Manual
Page 750

Index
Index-9
interface
enhanced memory, TMS320C32
expansion bus
primary bus
interlocked
instructions
operations
busy-waiting loop
external flag pins (XF0, XF1)
instructions
instructions used in
LDFI and LDII instructions
loads and stores
multiprocessor counter manipulation
STFI and STII instructions
internal
bus operation
buses
clock
interrupt
definitions
enable register, definition
interrupt
acknowledge, instruction (IACK)
acknowledge signal, definition
considerations
TMS320C30
TMS320C3x
control bits
interrupt enable register (IE)
interrupt flag register (IF)
status register (ST)
CPU/DMA interaction
definition
DMA
edge-triggered
external
flag register (IF), behavior
initialization
latency (CPU)
locations
logic, functional diagram
prioritization
processing
block diagram
serial port
receive timer
transmit timer
interrupt (continued)
service routine (ISR)
instruction
timer
vector table
TMS320C30 and TMS320C31
TMS320C32
interrupt and trap
branch instructions, TMS320C31, microcomputer
mode
vector locations, TMS320C32
interrupt service routine (ISR), definition
interrupt-enable (IE) register
bits defined
CPU register file
interrupt-trap table pointer (ITTP)
definition
interrupts, level-triggered
IOSTRB
bus cycles
control register
signal
ISR.
See interrupt service routine (ISR)
L
LA0-LA30, definition
latched
floating-point underflow condition flag
overflow condition flag
LD0-LD31, definition
LDFI instruction
LDII instruction
load
data-page pointer instruction (LDP)
floating-point
exponent instruction (LDE)
mantissa instruction (LDM)
value
(LDF)
conditionally instruction (LDFcond)
interlocked instruction (LDFI)
integer
conditionally instruction (LDIcond)
instruction (LDI)
interlocked instruction (LDII)
load and store instructions