Texas Instruments TMS320C3x User Manual
Page 745

Index
Index-4
bitwise-logical
AND
3-operand
with complement (ANDN)
complement instruction (NOT)
OR instruction
block
diagram, TMS320C3x
repeat-mode
control bits
nested block repeats
operation
RC register value
registers (RC, RE, RS)
restrictions
RPTB instruction
RPTS instruction
size (BK) register
transfer completion
block-repeat (RS, RE) registers
boot loader
code description
code listing
definition
flowchart
hardware interface, TMS320C32
interrupt and trap vector mapping
memory
precautions
serial-port loading
TMS320C31
data stream
description
external memory loading
memory load flowchart
mode selection
mode selection flowchart
sequence
serial port load flowchart
TMS320C32
data stream
description
external memory interface
mode selection
mode selection flowchart
sequence
serial port load flowchart
branch
addressing modes
conditionally
delayed instruction (BcondD)
standard instruction (Bcond)
conflicts
delayed
execution
incorrect use of
incorrectly placed
incorrectly placed
unconditionally
delayed instruction (BRD)
standard instruction (BR)
bus
cycles
IOSTRB
STRB0
STRB1
operation
external
internal
timing
buses
data
DMA
program
busy-waiting loop, example
byte-wide configured memory, TMS320C31
C
cache
control bits
cache clear bit (CC)
cache enable bit (CE)
cache freeze bit (CF)
hit
instruction
algorithm
memory
architecture
miss
segment
subsegment
call, subroutine
conditionally instruction (CALLcond)
instruction (CALL)
response timing