Texas Instruments TMS320C3x User Manual
Page 753

Index
Index-12
peripherals
DMA controller
CPU/DMA interrupt enable regis-
ter
destination- and source-address regis-
ters
global-control register
Initialization/reconfiguration
memory transfer timing
programming examples
transfer-counter register
general architecture
serial ports
data-transmit register
data-receive register
FSR/DR/CLKR port control regis-
ter
FSX/DX/CLKX port control regis-
ter
functional operation
global-control register
initialization/reconfiguration
interrupt sources
operation configurations
receive/transmit timer control regis-
ter
receive/transmit timer counter register
receive/transmit timer period register
timing
TMS320C3x interface exam-
ples
timers
global-control register
initialization/reconfiguration
interrupts
operation modes
period and counter registers
pulse generation
pin operation, states at reset
pipeline
conflicts
branch
memory
register
resolving (memory)
decode unit
definition
execute unit
fetch unit
memory accesses
pipeline (continued)
operation
introduction
read unit
structure
major units
POP
floating-point value instruction (POPF)
integer instruction
power-management modes
IDLE2
primary bus
bus cycles
control register
bits described
BNKCMP and bank size
full speed accesses
functional timing of operations
interface, signals
programmable
bank switching
wait states
program
buses
control, instructions
counter, definition
fetch
incomplete
multicycle program memory fetches
flow control
calls, traps, and returns
delayed branches
interlocked operations
interrupt vector table,
TMS320C32
interrupts
control bits
CPU interrupt latency
CPU/DMA interaction
prioritization
processing
TMS320C30 considerations
TMS320C3x considerations
vector table
power-management mode
repeat modes
nested block repeats
RC register value after repeat mode
repeat-mode control bits
repeat-mode operation
restrictions