Texas Instruments TMS320C3x User Manual
Page 747

Index
Index-6
data-rate timing operation
fixed
burst mode
continuous mode
variable
burst mode
continuous mode
data-page pointer (DP)
data-receive register (DRR)
serial port
data-transfer operation, handshake
data-transmit register (DXR)
data-address generation logic, definition
data-page pointer (DP), definition
DBR instruction
decode phase, definition
decrement and branch
conditionally
delayed instruction (DBcondD)
standard instruction (DBcond)
instruction (DBR)
delayed branch
correct device operation
example
incorrectly placed
dequeue (stacks)
destination-address register
direct addressing
direct memory access (DMA)
disabled interrupts by branch
displacements
indirect addressing
PC-relative addressing
divide clock by 16 instruction (LOPOWER)
DMA
architecture
block moves
buses
controller
2-channel, TMS320C32
address generation
arbitration
basic configuration
basic operation
block diagram
channel synchronization
DMA (continued)
functional description
global-control register
internal priority schemes for ’C32
interrupts
priorities
register
transfer-counter register
coprocessor, definition
destination register
destination/source address regis-
ter
Initialization/reconfiguration
interrupt, CPU interaction
interrupt-enable register
interrupts
control bits
processing, block diagram
memory transfer
single DMA timing
PRI and CPU/DMA arbitration rules for
’C32
registers, initialization
setup and use examples
source register
start
timing
expansion bus destination
on-chip destination
primary bus destination
transfer-counter register
word transfers
dual-access RAM, definition
DX pins
E
event counters
example instruction
execute only
parallel store followed by single read
single store followed by two reads
expansion bus
control register
bits described
functional timing of operations
I/O cycles
interface, signals
programmable wait states