Maps and registers – Artesyn ATCA-7365 Installation and Use (May 2014) User Manual
Page 188
Maps and Registers
ATCA-7365 Installation and Use (6806800K65M)
188
1
Change in data set ready (DDSR) indicator
DDSR indicates that the DSR# input has changed state since the last time it
was read by the CPU. When DDSR is set and the modem status interrupt is
enabled, a modem status interrupt is generated:
1: Change in state of DSR# input since last read
0: No change in state of DSR# input since last read
0
LPC: r/w
2
Trailing edge of the ring indicator (TERI) detector
TERI indicates that the RI# input to the chip has changed from a low to a
high level. When TERI is set and the modem status interrupt is enabled, a
modem status interrupt is generated. Not supported.
0
LPC: r/w
3
Change in data carrier detect (DDCD) indicator
DDCD indicates that the DCD# input to the chip has changed state since the
last time it was read by the CPU. When DDCD is set and the modem status
interrupt is enabled, a modem status interrupt is generated. Not supported.
0
LPC: r/w
4
Complement of the clear-to-send (CTS#) input
When the Asynchronous Communications Element (ACE) is in diagnostic
test mode (LOOP [MCR4] = 1), this bit is equal to the MCR bit 1 (RTS#).
Ext.
LPC: r
5
Complement of the data set ready (DSR#) input
When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is
equal to the MCR bit 0 (DTR#).
Ext.
LPC: r
6
Complement of the ring indicator (RI#) input
When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is
equal to the MCR bit 2 (OUT1#). Not supported.
Ext.
LPC: r
7
Complement of the data carrier detect (DCD#) input
When the ACE is in the diagnostic test mode (LOOP [MCR4] = 1), this bit is
equal to the MCR bit 3 (OUT2#). Not supported.
Ext.
LPC: r
Table 6-36 Modem Status Register (MSR) (continued)
LPC IO Address: Base + 6
Bit
Description
Default
Access