Ddr2 sdram dimm clocks – Altera Cyclone II DSP Development Board User Manual
Page 35

Altera Corporation
Reference Manual
2–27
August 2006
Cyclone II DSP Development Board
Cyclone II DSP Development Board Components
For information about the pin-outs between the Altera DDR2 Controller
MegaCore
®
function and the Cyclone II DSP development board, see
Appendix A, DDR2 SDRAM DIMM Connector Pin Out Table
lists the DDR2 SDRAM DIMM device reference.
DDR2 SDRAM DIMM Clocks
shows the interface to the DDR2 SRRAM DIMM and the
required clocking.
shows the use of the dedicated DDR2
SRRAM DIMM (J8) DQS pins to clock the byte lanes. All clock outputs
from the Cyclone II DSP development board use ALTDDIO output
registers that can be sourced from any I/O pin. The maximum speed for
this interface is 167 MHz.
1
The J8 connector is Class I terminated.
Table 2–20. DDR2 SDRAM DIMM Device Reference
Item
Description
Board reference
J8
Part number
MT8HTF3264AY-40E
Device description
256 Mbyte, 32 Mbyte x 64, 167 MHz, 1.8 V, 240-pin,
non-ECC, unbuffered DDR2 SDRAM DIMM
Manufacturer
Micron Technology
Manufacturer web site
www.micron.com
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)