Example designs, Debug features, Ip core verification – Altera V-Series Avalon-MM DMA User Manual
Page 9

•
•
Example Designs
The following Qsys example designs are available for the V-Series Avalon-MM DMA for PCI Express IP
Core. You can download them from the
example_design/
directory:
• pcie_de_ep_dma_g3x8_integrated.qsys—Arria V GZ and Stratix V
• pcie_de_ep_dma_g3x8. qsys—Arria V GZ and Stratix V
• pcie_de_ep_dma_g1x8_av_integrated. qsys—Arria V
• pcie_de_ep_g2x4_cv. qsys—Cyclone V
Related Information
Getting Started with the Avalon-MM DMA
Debug Features
Debug features allow observation and control of the Hard IP for faster debugging of system-level
problems.
IP Core Verification
To ensure compliance with the PCI Express specification, Altera performs extensive verification. The
simulation environment uses multiple testbenches that consist of industry-standard bus functional
models (BFMs) driving the PCI Express link interface. Altera performs the following tests in the
simulation environment:
• Directed and pseudorandom stimuli are applied to test the Application Layer interface, Configuration
Space, and all types and sizes of TLPs
• Error injection tests that inject errors in the link, TLPs, and Data Link Layer Packets (DLLPs), and
check for the proper responses
• PCI-SIG
®
Compliance Checklist tests that specifically test the items in the checklist
• Random tests that test a wide range of traffic patterns
Altera provides the following two example designs that you can leverage to test your PCBs and complete
compliance base board testing (CBB testing) at PCI-SIG.
Related Information
•
•
1-8
Example Designs
UG-01154
2014.12.18
Altera Corporation
Datasheet