Altera V-Series Avalon-MM DMA User Manual
Page 54

Physical Layout of Hard IP In Arria V GX/GX/SX/ST Devices
Arria V devices include one or two Hard IP for PCI Express IP cores. The following figures illustrate the
placement of the PCIe IP core, transceiver banks, and channels.
Transceiver channels are arranged in groups of six. For GX devices, the lowest six channels on the left side
of the device are labeled GXB_L0, the next group is GXB_L1, and so on. Channels on the right side of the
device are labeled GXB_R0, GXB_R1, and so on. Be sure to connect the Hard IP for PCI Express on the
left side of the device to appropriate channels on the left side of the device, as specified in the Pin-out Files
for Altera Devices.
Arria V devices include one or two Hard IP for PCI Express IP Cores. The following figures illustrates the
placement of the Hard IP for PCIe IP cores, transceiver banks and channels for the largest Arria V
devices. Note that the bottom left IP core includes the CvP functionality. Devices with a single Hard IP for
PCIe IP Core only include the bottom left core.
Figure 4-8: Transceiver Bank and Hard IP for PCI Express IP Core Locations in Arria GX and GT Devices
Ch5
Ch4
Ch3
Ch2
Ch1
Ch0
Ch5
Ch4
Ch3
Ch2
Ch1
Ch0
Ch5
Ch4
Ch3
Ch2
Ch1
Ch0
Ch5
Ch4
Ch3
Ch2
Ch1
Ch0
Ch5
Ch4
Ch3
Ch2
Ch1
Ch0
Ch5
Ch4
Ch3
Ch2
Ch1
Ch0
9 Ch
18 Ch
36 Ch
24 Ch
GXB_L2
GXB_L1
GXB_L0
GXB_R2
GXB_R1
GXB_R0
PCIe
Hard IP
with
CvP
PCIe
Hard
IP
Notes:
1. Green blocks are 10-Gbps channels.
2. Blue blocks are 6-Gbps channels.
UG-01154
2014.12.18
Physical Layout of Hard IP In Arria V GX/GX/SX/ST Devices
4-23
Interfaces and Signal Descriptions
Altera Corporation