Avalon-mm-to-pci express address translation table – Altera Arria V Avalon-MM User Manual
Page 80
Address
Name
Access
Description
0x0904
A2P_MAILBOX1
RO
Avalon-MM-to-PCI Express Mailbox 1
0x0908
A2P_MAILBOX2
RO
Avalon-MM-to-PCI Express Mailbox 2
0x090C
A2P_MAILBOX3
RO
Avalon-MM-to-PCI Express Mailbox 3
0x0910
A2P_MAILBOX4
RO
Avalon-MM-to-PCI Express Mailbox 4
0x0914
A2P_MAILBOX5
RO
Avalon-MM-to-PCI Express Mailbox 5
0x0918
A2P_MAILBOX6
RO
Avalon-MM-to-PCI Express Mailbox 6
0x091C
A2P_MAILBOX7
RO
Avalon-MM-to-PCI Express Mailbox 7
Avalon-MM-to-PCI Express Address Translation Table
The Avalon-MM-to-PCI Express address translation table is writable using the CRA slave port. Each
entry in the PCI Express address translation table is 8 bytes wide, regardless of the value in the current
PCI Express address width parameter. Therefore, register addresses are always the same width, regardless
of PCI Express address width.
These table entries are repeated for each address specified in the Number of address pages parameter. If
Number of address pages is set to the maximum of 512, 0x1FF8 contains A2P_ADDR_MAP_LO511 and
0x1FFC contains A2P_ADDR_MAP_HI511.
Table 5-18: Avalon-MM-to-PCI Express Address Translation Table, 0x1000–0x1FFF
Address
Bits
Name
Access
Description
0x1000
[1:0]
A2P_ADDR_
SPACE0
RW
Address space indication for entry 0. Refer to Table 9–
31 for the definition of these bits.
[31:2]
A2P_ADDR_
MAP_LO0
RW
Lower bits of Avalon-MM-to-PCI Express address map
entry 0.
0x1004 [31:0]
A2P_ADDR_
MAP_HI0
RW
Upper bits of Avalon-MM-to-PCI Express address map
entry 0.
5-18
Avalon-MM-to-PCI Express Address Translation Table
UG-01105_avmm
2014.12.15
Altera Corporation
Registers