beautypg.com

Figure 118 t, Atmega162/v – Rainbow Electronics ATmega162V User Manual

Page 272

background image

272

ATmega162/V

2513E–AVR–09/03

Figure 118. External Memory Timing (SRWn1 = 0, SRWn0 = 0

Figure 119. External Memory Timing (SRWn1 = 0, SRWn0 = 1)

ALE

T1

T2

T3

Wr

ite

Read

WR

T4

A15:8

Address

Prev. addr.

DA7:0

Address

Data

Prev. data

XX

RD

DA7:0 (XMBK = 0)

Data

Address

System Clock (CLK

CPU

)

1

4

2

7

6

3a

3b

5

8

12

16

13

10

11

14

15

9

ALE

T1

T2

T3

Wr

ite

Read

WR

T5

A15:8

Address

Prev. addr.

DA7:0

Address

Data

Prev. data

XX

RD

DA7:0 (XMBK = 0)

Data

Address

System Clock (CLK

CPU

)

1

4

2

7

6

3a

3b

5

8

12

16

13

10

11

14

15

9

T4