Texas Instruments TMS320TCI648x User Manual
Page 8
102
LSUn FLOW_MASK Fields
..............................................................................................
103
Queue n Transmit DMA Head Descriptor Pointer Register (QUEUEn_TXDMA_HDP)
104
Queue n Transmit DMA Completion Pointer Register (QUEUEn_TXDMA_CP)
.................................
105
Queue n Receive DMA Head Descriptor Pointer Register (QUEUEn_RXDMA_HDP)
106
Queue n Receive DMA Completion Pointer Register (QUEUEn_RXDMA_CP)
..................................
107
Transmit Queue Teardown Register (TX_QUEUE_TEAR_DOWN) - Address Offset 0700h
108
Transmit CPPI Supported Flow Mask Registers
.....................................................................
109
TX Queue n FLOW_MASK Fields
......................................................................................
110
Receive Queue Teardown Register (RX_QUEUE_TEAR_DOWN) (Address Offset 0740h)
111
Receive CPPI Control Register (RX_CPPI_CNTL) (Address Offset 0744h)
......................................
112
Transmit CPPI Weighted Round Robin Control Registers
..........................................................
113
Mailbox to Queue Mapping Register Pair
.............................................................................
114
Flow Control Table Entry Register n (FLOW_CNTLn)
...............................................................
115
Device Identity CAR (DEV_ID) - Address Offset 1000h
.............................................................
116
Device Information CAR (DEV_INFO) - Address Offset 1004h
....................................................
117
Assembly Identity CAR (ASBLY_ID) - Address Offset 1008h
......................................................
118
Assembly Information CAR (ASBLY_INFO) - Address Offset 100Ch
.............................................
119
Processing Element Features CAR (PE_FEAT) - Address Offset 1010h
.........................................
120
Source Operations CAR (SRC_OP) - Address Offset 1018h
.......................................................
121
Destination Operations CAR (DEST_OP) - Address Offset 101Ch
................................................
122
Processing Element Logical Layer Control CSR (PE_LL_CTL) - Address Offset 104Ch
123
Local Configuration Space Base Address 0 CSR (LCL_CFG_HBAR) - Address Offset 1058h
124
Local Configuration Space Base Address 1 CSR (LCL_CFG_BAR) - Address Offset 105Ch
125
Base Device ID CSR (BASE_ID) - Address Offset 1060h
..........................................................
126
Host Base Device ID Lock CSR (HOST_BASE_ID_LOCK) - Address Offset 1068h
127
Component Tag CSR (COMP_TAG) - Address Offset 106Ch
.....................................................
128
1x/4x LP_Serial Port Maintenance Block Header Register (SP_MB_HEAD) - Address Offset 1100h
129
Port Link Time-Out Control CSR (SP_LT_CTL) - Address Offset 1120h
.........................................
130
Port Response Time-Out Control CSR (SP_RT_CTL) - Address Offset 1124h
..................................
131
Port General Control CSR (SP_GEN_CTL) - Address Offset 113Ch
..............................................
132
Port Link Maintenance Request CSR n (SPn_LM_REQ)
...........................................................
133
Port Link Maintenance Response CSR n (SPn_LM_RESP)
........................................................
134
Port Local AckID Status CSR n (SPn_ACKID_STAT)
...............................................................
135
Port Error and Status CSR n (SPn_ERR_STAT)
.....................................................................
136
Port Control CSR n (SPn_CTL)
.........................................................................................
137
Error Reporting Block Header Register (ERR_RPT_BH) - Address Offset 2000h
...............................
138
Logical/Transport Layer Error Detect CSR (ERR_DET) - Address Offset 2008h
................................
139
Logical/Transport Layer Error Enable CSR (ERR_EN) - Address Offset 200Ch
.................................
140
Logical/Transport Layer High Address Capture CSR (H_ADDR_CAPT) - Address Offset 2010h
141
Logical/Transport Layer Address Capture CSR (ADDR_CAPT) - Address Offset 2014h
142
Logical/Transport Layer Device ID Capture CSR (ID_CAPT) - Address Offset 2018h
143
Logical/Transport Layer Control Capture CSR (CTRL_CAPT) - Address Offset 201Ch
144
Port-Write Target Device ID CSR (PW_TGT_ID) - Address Offset 2028h
........................................
145
Port Error Detect CSR n (SPn_ERR_DET)
...........................................................................
146
Port Error Rate Enable CSR n (SPn_RATE_EN)
....................................................................
147
Port n Attributes Error Capture CSR 0 (SPn_ERR_ATTR_CAPT_DBG0)
........................................
148
Port n Error Capture CSR 1 (SPn_ERR_CAPT_DBG1)
.............................................................
149
Port n Error Capture CSR 2 (SPn_ERR_CAPT_DBG2)
.............................................................
150
Port n Error Capture CSR 3 (SPn_ERR_CAPT_DBG3)
.............................................................
151
Port n Error Capture CSR 4 (SPn_ERR_CAPT_DBG4)
.............................................................
152
Port Error Rate CSR n (SPn_ERR_RATE)
............................................................................
153
Port Error Rate Threshold CSR n (SPn_ERR_THRESH)
...........................................................
154
Port IP Discovery Timer for 4x Mode Register (SP_IP_DISCOVERY_TIMER) - Address Offset 12000h
8
List of Figures
SPRUE13A – September 2006