Texas Instruments TMS320TCI648x User Manual
Page 245
SRIO Registers
ENPLL2 field of PER_SET_CNTL
register
ENPLL3 field of PER_SET_CNTL
ERROR response
ENPLL4 field of PER_SET_CNTL
during direct I/O reception
during message passing
ENPLL field of SERDES_CFGn_CNTL
error status interrupt to the CPU
ENRX field of SERDES_CFGRXn_CNTL
error type field for port n error capture
ENTX field of SERDES_CFGTXn_CNTL
EXTENDED_ADDRESSING_CONTROL field of
eop field of RX buffer descriptor
PE_LL_CTL
eop field of TX buffer descriptor
EXTENDED_ADDRESSING_SUPPORT field of
eoq field of RX buffer descriptor
PE_FEAT
eoq field of TX buffer descriptor
EXTENDED_FEATURES field of PE_FEAT
EQ field of SERDES_CFGRXn_CNTL
extended address 2 MSBs field for LSUn
equalizer control field
extended address LSB field for LSUn
ERR_DET
extended address MSB field for LSUn
ERR_EN
extended features ID field
ERR_MSG_FORMAT_ENABLE field of ERR_EN
EXTENDEDFEATURESPTR field of ASBLY_INFO
ERR_MSG_FORMAT field of ERR_DET
extended feature support field
ERR_RPT_BH
external device requirements
ERR_RST_EVNT_ICCR
ERR_RST_EVNT_ICRR
F
ERR_RST_EVNT_ICRR2
features not supported in SRIO peripheral
ERR_RST_EVNT_ICRR3
features supported in SRIO peripheral
ERR_RST_EVNT_ICSR
FIFOs
ERROR_CHECK_DISABLE field of SPn_CTL
in data path description for LSUs
ERROR_RATE_BIAS field of SPn_ERR_RATE
in direct I/O RX operation
ERROR_RATE_COUNTER field of SPn_ERR_RATE
in direct I/O TX operation
in Load/Store module data flow diagram
ERROR_RATE_DEGRADED_THRESH field of
SPn_ERR_THRESH
in message passing
ERROR_RATE_FAILED_THRESH field of
in SRIO peripheral block diagram
SPn_ERR_THRESH
TX FIFO bypass field for ports
ERROR_RATE_RECOVERY field of SPn_ERR_RATE
finding interrupt source with help from interrupt status
decode registers
ERROR_TYPE field of SPn_ERR_ATTR_CAPT_DBG0
fixed transmit clock phase enable bit
FLOW_CNTL_ID field of FLOW_CNTLn
error checking for ports
FLOW_CNTLn
general error checking disable field
FLOW_CONTROL_SUPPORT field of PE_FEAT
idle error checking disable field
FLOW_MASK field of LSUn_FLOW_MASKS
error handling and logging for logical/transport errors
flow control
error rate counter for port n
flow control enable bit
count value
for data flow in logical layer of peripheral
decrement rate
for port n transmit flow control
peak count value
flow control table entry register
threshold
flow masks
error rate counting enable register for port n
for CPPI (message) transmission
error rate thresholds for port n
for LSU transmission
broken link case
introduction
degraded link case
force insertion of control symbol in outbound packet
error recovery software option for port n
force reinitialization process for port n
error reporting block header register
format type associated with logical/transport error
error reporting thresholds for port n
FREE field of PCR
broken link case
free run bit
degraded link case
free run emulation mode
error, reset, and special event interrupt condition clear
frequency points of 1x/4x LP-Serial specification
register
frequency prescaler select field
error, reset, and special event interrupt condition routing
frequency range versus MPY value
registers
FTYPE field of CTRL_CAPT
error, reset, and special event interrupt condition status
Ftypes of SRIO packets
SPRUE13A – September 2006
Index
245