beautypg.com

Host access to the ertec200 – Siemens ERTEC200 User Manual

Page 79

background image


7.5.1

LBU Read from ERTEC 200 with separate Read/Write line (LBU_RDY_N active low)

LBU_CS_R_N/
LBU_CS_M_N

LBU_RD_N

LBU_A(20:0)A/
LBU_SEG(1:0)/
LBU_BE(1:0)_N

LBU_RDY_N

LBU_D(15:0)

t

CSRS

t

ARS

t

RRE

t

RDE

t

RTD

t

RDH

t

RAH

t

RCSH

t

RAP

t

RR

Figure 13: LBU-Read-Sequence with separate RD/WR line

Parameter Description

Min

Max

t

CSRS

chip select asserted to read pulse asserted delay

0 ns

t

ARS

address valid to read pulse asserted setup time

0 ns

t

RRE

read pulse asserted to ready enabled delay

5 ns

12 ns

t

RDE

read pulse asserted to data enable delay

5 ns

12 ns

t

RAP

ready active pulse width

17 ns

23 ns

t

RTD

ready asserted to data valid delay

5 ns

t

RCSH

read pulse deasserted to chip select deasserted delay

0 ns

t

RAH

address valid to read pulse deasserted hold time

0 ns

t

RDH

data valid/enabled to read pulse deasserted hold time

0 ns

12 ns

t

RR

read recovery time

25 ns

Table 25: LBU Read access timing with seperate Read/Write line

Copyright © Siemens AG 2007. All rights reserved.

79

ERTEC 200 Manual

Technical data subject to change Version 1.1.0