beautypg.com

Altera Arria V GT FPGA Development Board User Manual

Page 53

background image

Chapter 2: Board Components

2–43

Components and Interfaces

December 2014

Altera Corporation

Arria V GT FPGA Development Board

Reference Manual

47

HSMB_TX_D_P0

AC29

LVDS or 2.5-V LVDS TX bit 0 or CMOS bit 4

48

HSMB_RX_D_P0

AC25

LVDS or 2.5-V LVDS RX bit 0 or CMOS bit 5

49

HSMB_TX_D_N0

AB29

LVDS or 2.5-V LVDS TX bit 0n or CMOS bit 6

50

HSMB_RX_D_N0

AB25

LVDS or 2.5-V LVDS RX bit 0n or CMOS bit 7

53

HSMB_TX_D_P1

AE28

LVDS or 2.5-V LVDS TX bit 1 or CMOS bit 8

54

HSMB_RX_D_P1

AF25

LVDS or 2.5-V LVDS RX bit 1 or CMOS bit 9

55

HSMB_TX_D_N1

AD28

LVDS or 2.5-V LVDS TX bit 1n or CMOS bit 10

56

HSMB_RX_D_N1

AE25

LVDS or 2.5-V LVDS RX bit 1n or CMOS bit 11

59

HSMB_TX_D_P2

AE29

LVDS or 2.5-V LVDS TX bit 2 or CMOS bit 12

60

HSMB_RX_D_P2

AD27

LVDS or 2.5-V LVDS RX bit 2 or CMOS bit 13

61

HSMB_TX_D_N2

AD29

LVDS or 2.5-V LVDS TX bit 2n or CMOS bit 14

62

HSMB_RX_D_N2

AC27

LVDS or 2.5-V LVDS RX bit 2n or CMOS bit 15

65

HSMB_TX_D_P3

AK27

LVDS or 2.5-V LVDS TX bit 3 or CMOS bit 16

66

HSMB_RX_D_P3

AB28

LVDS or 2.5-V LVDS RX bit 3 or CMOS bit 17

67

HSMB_TX_D_N3

AJ27

LVDS or 2.5-V LVDS TX bit 3n or CMOS bit 18

68

HSMB_RX_D_N3

AB27

LVDS or 2.5-V LVDS RX bit 3n or CMOS bit 19

71

HSMB_TX_D_P4

AL29

LVDS or 2.5-V LVDS TX bit 4 or CMOS bit 20

72

HSMB_RX_D_P4

AJ28

LVDS or 2.5-V LVDS RX bit 4 or CMOS bit 21

73

HSMB_TX_D_N4

AK29

LVDS or 2.5-V LVDS TX bit 4n or CMOS bit 22

74

HSMB_RX_D_N4

AH28

LVDS or 2.5-V LVDS RX bit 4n or CMOS bit 23

77

HSMB_TX_D_P5

AL30

LVDS or 2.5-V LVDS TX bit 5 or CMOS bit 24

78

HSMB_RX_D_P5

AG28

LVDS or 2.5-V LVDS RX bit 5 or CMOS bit 25

79

HSMB_TX_D_N5

AK30

LVDS or 2.5-V LVDS TX bit 5n or CMOS bit 26

80

HSMB_RX_D_N5

AF28

LVDS or 2.5-V LVDS RX bit 5n or CMOS bit 27

83

HSMB_TX_D_P6

AL32

LVDS or 2.5-V LVDS TX bit 6 or CMOS bit 28

84

HSMB_RX_D_P6

AH30

LVDS or 2.5-V LVDS RX bit 6 or CMOS bit 29

85

HSMB_TX_D_N6

AK32

LVDS or 2.5-V LVDS TX bit 6n or CMOS bit 30

86

HSMB_RX_D_N6

AG30

LVDS or 2.5-V LVDS RX bit 6n or CMOS bit 31

89

HSMB_TX_D_P7

AM31

LVDS or 2.5-V LVDS TX bit 7 or CMOS bit 32

90

HSMB_RX_D_P7

AP29

LVDS or 2.5-V LVDS RX bit 7 or CMOS bit 33

91

HSMB_TX_D_N7

AL31

LVDS or 2.5-V LVDS TX bit 7n or CMOS bit 34

92

HSMB_RX_D_N7

AN29

LVDS or 2.5-V LVDS RX bit 7n or CMOS bit 35

95

HSMB_CLK_OUT_P1

AM34

LVDS or 2.5-V LVDS or CMOS clock out 1 or CMOS bit 36

96

HSMB_CLK_IN_P1

AM33

LVDS or 2.5-V LVDS or CMOS clock in 1 or CMOS bit 37

97

HSMB_CLK_OUT_N1

AL34

LVDS or 2.5-V LVDS or CMOS clock out 1 or CMOS bit 38

98

HSMB_CLK_IN_N1

AL33

LVDS or 2.5-V LVDS or CMOS clock in 1 or CMOS bit 39

101

HSMB_TX_D_P8

AN27

LVDS or 2.5-V LVDS TX bit 8 or CMOS bit 40

102

HSMB_RX_D_P8

AU29

LVDS or 2.5-V LVDS RX bit 8 or CMOS bit 41

Table 2–27. HSMC Port B Pin Assignments, Schematic Signal Names, and Functions (Part 2 of 4)

Board

Reference (J2)

Schematic Signal Name

Arria V GT

FPGA

Pin Number

I/O Standard

Description