Table 6-21, F2bar4: ide controller support registers summary, Table 6-22 – AMD Geode SC2200 User Manual
Page 183: F3: pci header registers for audio support summary, Ed in table 6-21)

AMD Geode™ SC2200 Processor Data Book
191
Core Logic Module - Register Summary
32580B
Table 6-21. F2BAR4: IDE Controller Support Registers Summary
F2BAR4+
I/O Offset
Width
(Bits)
Type
Name
Reset
Value
Reference
00h
8
R/W
IDE Bus Master 0 Command Register — Primary
00h
01h
---
---
Not Used
---
02h
8
R/W
IDE Bus Master 0 Status Register — Primary
00h
03h
---
---
Not Used
---
04h-07h
32
R/W
IDE Bus Master 0 PRD Table Address — Primary
00000000h
08h
8
R/W
IDE Bus Master 1 Command Register — Secondary
00h
09h
---
---
Not Used
---
0Ah
8
R/W
IDE Bus Master 1 Status Register — Secondary
00h
0Bh
---
---
Not Used
---
0Ch-0Fh
32
R/W
IDE Bus Master 1 PRD Table Address — Secondary
00000000h
Table 6-22. F3: PCI Header Registers for Audio Support Summary
F3 Index
Width
(Bits)
Type
Name
Reset
Value
Reference
00h-01h
16
RO
Vendor Identification Register
100Bh
02h-03h
16
RO
Device Identification Register
0503h
04h-05h
16
R/W
PCI Command Register
0000h
06h-07h
16
RO
PCI Status Register
0280h
08h
8
RO
Device Revision ID Register
00h
09h-0Bh
24
RO
PCI Class Code Register
040100h
0Ch
8
RO
PCI Cache Line Size Register
00h
0Dh
8
RO
PCI Latency Timer Register
00h
0Eh
8
RO
PCI Header Type Register
00h
0Fh
8
RO
PCI BIST Register
00h
10h-13h
32
R/W
Base Address Register 0 (F3BAR0) — Sets the base address for
the memory mapped VSA audio interface control register block
(summarized in Table 6-23).
00000000h
14h-2Bh
---
---
Reserved
00h
2Ch-2Dh
16
RO
Subsystem Vendor ID
100Bh
2Eh-2Fh
16
RO
Subsystem ID
0503h
30h-FFh
---
---
Reserved
00h