Figure 9: edk, Configuration dialog, Figure 10: edk – BECKHOFF EtherCAT IP Core for Xilinx FPGAs v2.04e User Manual
Page 41: System assembly view, addresses tab

IP Core Usage
Slave Controller
– IP Core for Xilinx FPGAs
III-29
Figure 9: EDK
– Configuration Dialog
10. Assign addresses to the EtherCAT IP Core. The tab "Addresses" in the "System Assembly View"
shows the internal addresses of the IP Cores. Press the Generate Addresses button to
automatically assign addresses.
Figure 10: EDK
– System Assembly View, Addresses tab
Note:
If you have added a new IP Core, you can generate or set the internal addresses. The EtherCAT
IP core needs at least 64 Kbyte address space. Larger sizes will result in less address decoding
logic.
This manual is related to the following products: