beautypg.com

Register map, Egister, Table 7-2. register map sorted by address – Rainbow Electronics DS26504 User Manual

Page 32

background image

DS26504 T1/E1/J1/64KCC BITS Element

32 of 128

7.3 Register Map
Table 7-2. Register Map Sorted By Address

ADDRESS TYPE

REGISTER

NAME

REGISTER

ABBREVIATION

00

R/W

Test Reset Register

TSTRREG

01

R/W

I/O Configuration Register 1

IOCR1

02

R/W

I/O Configuration Register 2

IOCR2

03

R/W

T1 Receive Control Register 1

T1RCR1

04

R/W

T1 Receive Control Register 2

T1RCR2

05

R/W

T1 Transmit Control Register 1

T1TCR1

06

R/W

T1 Transmit Control Register 2

T1TCR2

07

R/W

T1 Common Control Register

T1CCR

08

R/W

Mode Configuration Register

MCREG

09

R/W

Transmit PLL Control Register 1

TPCR1

0A

R/W

Transmit PLL Control Register 2

0B —

Reserved (Note

1)

0C —

Reserved (Note

1)

0D —

Reserved (Note

1)

0E —

Reserved (Note

1)

0F —

Reserved (Note

1)

10

R

Device Identification Register

IDR

11

R

Information Register 1

INFO1

12

R

Information Register 2

INFO2

13

R

Interrupt Information Register

IIR

14

R

Status Register 1

SR1

15

R/W

Interrupt Mask Register 1

IMR1

16

R

Status Register 2

SR2

17

R/W

Interrupt Mask Register 2

IMR2

18

R

Status Register 3

SR3

19

R/W

Interrupt Mask Register 3

IMR3

1A

R

Status Register 4

SR4

1B

R/W

Interrupt Mask Register 4

IMR4

1C

R

Information Register 3

INFO3

1D

R/W

E1 Receive Control Register

E1RCR

1E

R/W

E1 Transmit Control Register

E1TCR

1F

R/W

BOC Control Register

BOCC

20

R/W

Loopback Control Register

LBCR

21

R

Status Register 5

22

R/W

Internal Mask Register 5

23-2F —

Reserved

(Note

1)

30

R/W

Line Interface Control 1

LIC1

31

R/W

Line Interface Control 2

LIC2

32

R/W

Line Interface Control 3

LIC3

33

R/W

Line Interface Control 4

LIC4

34

R/W

Transmit Line Build-Out Control

TLBC

35-3F —

Reserved

(Note

1)

40

R/W

Transmit Align Frame Register

TAF

41

R/W

Transmit Non-Align Frame Register

TNAF