8 sii eeprom interface (i²c), 1 signals, 2 timing specifications – BECKHOFF ET1100 User Manual
Page 101: Sii eeprom interface (i²c), Signals, Timing specifications, Table 78: i²c eeprom signals, Table 79: sii eeprom timing characteristics, Figure 42: i²c eeprom signals, Ethercat device eeprom_data eeprom_clk eeprom_size

SII EEPROM Interface (I²C)
Slave Controller
– ET1100 Hardware Description
III-87
8
SII EEPROM Interface (I²C)
For details about the ESC SII EEPROM Interface refer to Section I. The SII EEPROM Interface is
intended to be a point-to-point interface between ET1100 and I²C EEPROM. If other I²C masters are
required to access the I²C bus, the ET1100 must be held in reset state (e.g. for in-circuit-programming
of the EEPROM), otherwise access collisions will be detected by the ET1100.
8.1
Signals
The EEPROM interface of the ET1100 has the following signals:
EtherCAT
device
EEPROM_DATA
EEPROM_CLK
EEPROM_SIZE
Figure 42: I²C EEPROM signals
Table 78: I²C EEPROM signals
Signal
Direction
Description
EEPROM_CLK
OUT
I²C clock
EEPROM_DATA
BIDIR
I²C data
EEPROM_SIZE
IN
EEPROM size configuration
The pull-up resistors for EEPROM_CLK and EEPROM_DATA are integrated into the ET1100.
EEPROM_CLK must not be held low externally, because the ET1100 will detect this as an error.
8.2
Timing specifications
Table 79: SII EEPROM timing characteristics
Parameter
Typical
Comment
1 Kbit-16 Kbit
32 Kbit-4 Mbit
t
Clk
~ 6.72 µs
EEPROM clock period (f
Clk
≈ 150 kHz)
t
Write
~ 250 us
~ 310 µs
Write access time (without errors)
t
Read
a) ~ 680 µs
b) ~ 1.16 ms
a) ~ 740 µs
b) ~ 1.22 ms
Read access time (without errors):
a) 4 words
b) configuration (8 Words)
t
Delay
~ 168 ms
Time until configuration loading begins after
Reset is gone