Product preview – Texas Instruments TMS320C6454 User Manual
Page 220
www.ti.com
PRODUCT PREVIEW
TMS320C6454
Fixed-Point Digital Signal Processor
SPRS311A – APRIL 2006 – REVISED DECEMBER 2006
C6454 Revision History (continued)
SEE
ADDITIONS/MODIFICATIONS/DELETIONS
PLL1 Controller Register Descriptions:
Added Values and Descriptions for RATIO bit field in
, PLL Pre-Divider Control Register (PREDIV)
Field Descriptions
Deleted PLL Controller Divider Registers section
Added new sections for PLL Controller Divider 4 Register and PLL Controller Divider 5 Register
Change RATIO bit field reset to R/W-3 in
, PLL Controller Divider 4 Register (PLLDIV4)
Changed RATIO bit field reset to R/W-3 in
, PLL Controller Divider 5 Register (PLLDIV5)
PLL1 Controller Input and Output Clock Electrical Data/Timing:
Updated
, SYSCLK4 Timing
PLL2 and PLL2 Controller:
Updated Notes A and B on
, PLL2 Block Diagram
PLL2 Controller Device-Specific Information:
Updated Footnote (1) in
, PLL2 Clock Frequency Ranges
Internal Clocks and Maximum Operating Frequencies:
Updated paragraphs
PLL2 Controller Input Clock Electrical Data/Timing:
Updated Footnote (3) in
, Timing Requirements for CLKIN2
DDR2 Memory Controller:
Updated paragraphs
EMIFA Peripheral Register Description(s):
Changed Burst Priority Register acronym to BURST_PRIO in
, EMIFA Registers
EMIFA Electrical Data/Timing:
Updated footnotes for
,
and
,
,
, and
Updated
, Asynchronous Memory Write Timing for EMIFA
HPI Peripheral Register Description(s):
Updated Comments for HPIC in
, HPI Control Registers
Updated Hex Address and Comments for HPIA registers
Added Footnote (1)
Updated Footnote (2)
HPI Electrical Data/Timing:
Changed Parameter NO. 18 MIN value to 1 ns and Parameter NO. 38 MIN value to 1.1 ns in
,
Timing Requirements for Host-Port Interface Cycles
Replaced TBD document reference with TMS320C645x DSP Host Port Interface User's Guide (literature
number
through
McBSP Device-Specific Information:
Added paragraph
McBSP Electrical Data/Timing:
Changed Parameter NO. 4 MAX value to 3.3 ns in
, Switching Characteristics Over
Recommended Operating Conditions for McBSP
EMAC Device-Specific Information:
Deleted Step 1 and changed setting to clearing under Using the RMII Mode of the EMAC
Moved
, EMAC/MDIO Multiplexed Pins (MII, RMII, and GMII Modes), under Interface Mode Select
Added Interface Mode Clocking section and paragraphs
EMAC Peripheral Register Description(s):
Corrected Hex Addresses for 02C8 0080 through 02C8 0090 in
, Ethernet MAC (EMAC) Control
Registers
EMAC MII and GMII Electrical Data/Timing:
Updated
, MRCLK Timing (EMAC – Receive) [MII and GMII Operation]
Updated
, MTCLK Timing (EMAC – Transmit) [MII and GMII Operation]
Changed
title to Switching Characteristics Over Recommended Operating Conditions for
GMTCLK - GMII Operation
Updated
, GMTCLK Timing (EMAC – Transmit) [GMII Operation]
Updated
, EMAC Transmit Interface Timing [GMII Operation]
EMAC RMII Electrical Data/Timing:
Added the following tables and figures:
, Switching Characteristics Over Recommended Operating Conditions for EMAC RMII Transmit
10/100 Mbit/s
, EMAC Transmit Interface Timing [RMII Operation]
, Timing Requirements for EMAC RMII Input Receive for 100 Mbps
, EMAC Receive Interface Timing [RMII Operation]
Revision History
220