User-defined dip switch (s5), User-defined dip switch (s5) -23 – Altera Stratix II GX PCI Express Development Board User Manual
Page 32
![background image](https://www.manualsdir.com/files/763835/content/doc032.png)
2–22
Reference Manual
Altera Corporation
Stratix II GX PCI Express Development Board
August 2006
General User Interfaces
User-Defined DIP Switch (S5)
Board reference S5 is an eight-pin DIP switch. The DIP switches in S5 are
user-defined, and are provided for additional FPGA input control. Each
pin can be set to a logic 1 by pushing it to the open position, and each pin
can be set to logic 0 by pushing it to the closed position.
Table 2–14
lists the DIP switch settings, schematic signal name, and
corresponding Stratix II GX device’s pin number.
Figure 2–9
shows the user-defined DIP switch board image.
Figure 2–9. User-Defined DIP Switch Board Image
Table 2–14. User-Defined DIP Switch Pin-Out (S5)
S5 Switch
Schematic Signal Name
Stratix II GX Device Pin
1
USER_DIPSW0
V36
2
USER_DIPSW1
V34
3
USER_DIPSW2
V35
4
USER_DIPSW3
W33
5
USER_DIPSW4
V33
6
USER_DIPSW5
W34
7
USER_DIPSW6
V32
8
USER_DIPSW7
V27
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)