Tx path data remapping, Tx path, Data remapping – Altera JESD204B IP User Manual
Page 99: Section

Figure 5-5: TX Data Transmission
Junk
datain
Valid Data
Junk
Sampled Data
Valid Data
txframe_clk
txlink_clk
txframe_rst_n
txlink_rst_n
jesd204_tx_datavalid
TL.jesd204_tx_link_early_ready
jesd204_tx_datain[15:0]
LINK.jesd204_tx_link_ready
jesd204_tx_link_datain[31:0]
Figure 5-6: TX Data Transmission (For F = 8)
Junk
datain
Valid Data
Junk
Sampled Data
Valid Data
txlink_clk
txframe_rst_n
txlink_rst_n
jesd204_tx_datavalid
jesd204_tx_link_early_ready
jesd204_tx_datain[63:0]
LINK.jesd204_tx_link_ready
jesd204_tx_link_datain[31:0]
txframe_clk
T0 -->T1
When F = 8, the data latency for jesd204_tx_link_datain should always
be in an even latency link_clk count to ensure that the first valid data captured
by the TX link is T0 data followed by T1 data.
TX Path Data Remapping
The JESD204B IP core implements the data transfer in big endian format.
5-18
TX Path Data Remapping
UG-01142
2015.05.04
Altera Corporation
JESD204B IP Core Design Guidelines
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)