ADLINK PCIe-7360 User Manual
Page 13

Introduction
3
PCIe-7360
Buffer size
Digital input: 8k samples
Digital output: 20k samples
Data transfer
Software polling
Bus-mastering DMA with scatter-gather
Clock modes
Internal clock: up to 100 MHz
External clock: 200 MHz for DI, 100MHz for DO (see
Note)
Handshake
Burst handshake
Trigger source
Software
External digital signal
Pattern match
Trigger modes
Post trigger with re-trigger
Gate trigger
Input impedance
10 kΩ
Input protection
range
-1 to 6 V
Input protection
range
-1 to 6 V
Output impedance 50 Ω
Power-up initial
state
Tri-state/All digital inputs
Output protection
range
-0.5 V to 3.8 V
NOTE:
NOTE:
External clock rate, which can be up to 200 MHz, only supports
8 or 16-bit data width
See also other documents in the category ADLINK Hardware:
- USB-1901 (84 pages)
- USB-1210 (54 pages)
- USB-2401 (60 pages)
- USB-7230 (50 pages)
- USB-2405 (56 pages)
- DAQe-2010 (92 pages)
- DAQe-2204 (100 pages)
- DAQe-2213 (94 pages)
- DAQe-2501 (74 pages)
- PXI-2010 (84 pages)
- PXI-2020 (60 pages)
- PXI-2501 (62 pages)
- cPCI-9116 (98 pages)
- ACL-8112 Series (92 pages)
- ACL-8112 Series (93 pages)
- ACL-8112 Series (94 pages)
- ACL-8216 (75 pages)
- ACL-8111 (61 pages)
- PCM-9112+ (10 pages)
- PCM-9112+ (94 pages)
- cPCI-6216V (47 pages)
- ACL-6126 (28 pages)
- ACL-6128A (40 pages)
- PCM-6308V+ (52 pages)
- PCM-6308V+ (4 pages)
- PCI-7444 (82 pages)
- PCI-7434 (48 pages)
- PCI-7234 (56 pages)
- PCI-7260 (66 pages)
- PCI-7258 (38 pages)
- PCI-7256 (48 pages)
- PCI-7250 (48 pages)
- LPCI-7250 (48 pages)
- PCI-7396 (65 pages)
- PCI-7296 (59 pages)
- PCI-8554 (67 pages)
- PCIe-7350 (86 pages)
- PCIe-7300A (114 pages)
- PCIe-7200 (51 pages)
- PCI-7300A (112 pages)
- PCI-7300A (83 pages)
- PCI-7200 (96 pages)
- cPCI-7300 (82 pages)
- cPCI-7300 (83 pages)