Intel CHIPSET 820E User Manual
Page 6

Intel
®
820E Chipset
R
6
Design
Guide
Methodology..................................................................................145
Sensitivity Analysis ........................................................................145
Monte Carlo Analysis ....................................................................146
Simulation Criteria.........................................................................146
Estimate Component-to-Component Spacing for AGTL+ Signals 147
Layout and Route Board ...............................................................147
Host Clock Routing .......................................................................148
APIC Data Bus Routing.................................................................148
Intersymbol Interference ...............................................................149
Crosstalk Analysis.........................................................................150
Monte Carlo Analysis ....................................................................150
Measurements ..............................................................................150
Flight Time Simulation...................................................................150
Flight Time Hardware Validation ...................................................151
Potential Termination Crosstalk Problems....................................154
Textbook Timing Equations .......................................................................155
Effective Impedance and Tolerance/Variation...........................................156
3.4.3.
Power/Reference Planes, PCB Stack-Up, and High-Frequency
Power Distribution .........................................................................156
Reference Planes and PCB Stack-Up ..........................................157
High-Frequency Decoupling..........................................................159
Definitions of Flight Time Measurements/Corrections and Signal Quality...................160
Flight Time Definition and Measurement...................................................162
Component Placement and Interconnection Layout Requirements ............................168
14.318 MHz Crystal to CK133 ...................................................................168
DRCG-to-RDRAM Channel .......................................................................170
DRCG Layout Example..............................................................................173
Clock Routing Guidelines for Intel
PGA370 Designs..................................................173