Intel CHIPSET 820E User Manual
Page 4

Intel
®
820E Chipset
R
4
Design
Guide
2Ч/4Ч Timing Domain Routing Guidelines ...................................................62
AGP 2.0 Routing Summary .........................................................................64
General AGP Routing Guidelines ................................................................65
Recommendations ..........................................................................65
Generation and TYPEDET#................................................................66
Generation for AGP 2.0 (2× and 4×)....................................................68
AGP Signal Voltage Tolerance List.................................................71
Motherboard / Add-in Card Interoperability..................................................71
AGP Universal Retention Mechanism (RM) ................................................72
8-Bit Hub Interface Routing Guidelines .......................................................75
8-Bit Hub Interface Data Signals.....................................................75
8-Bit Hub Interface Strobe Signals..................................................75
8-Bit Hub Interface HUBREF Generation/Distribution.....................75
8-Bit Hub Interface Compensation..................................................77
8-Bit Hub Interface Decoupling Guidelines .....................................77
2.10.
System Bus Design – Pentium
®
III Processor for the Intel
®
PGA370 Socket Layout
System Bus Ground Plane Reference.........................................................78
Cable Detection for Ultra ATA/66 and Ultra ATA/100..................................80
Combination Host-Side/Device-Side Cable Detection.................................80
Primary IDE Connector Requirements ........................................................83
Secondary IDE Connector Requirements....................................................84
AC’97 Audio Codec Detect Circuit and Configuration Options ....................86
Communication and Networking Riser (CNR) .............................................90
Motherboard Implementation.......................................................................92
Disabling the Native USB Interface of ICH2 ................................................93
RTC Layout Considerations.........................................................................98
RTC External Battery Connection................................................................98
RTC External RTCRST Circuit ....................................................................99
VBIAS DC Voltage and Noise Measurements...........................................100
RTC-Well Input Strap Requirements .........................................................100