beautypg.com

Watchdog reset, Mcu control and status register – mcucsr, Atmega8515(l) – Rainbow Electronics ATmega8515L User Manual

Page 46

background image

46

ATmega8515(L)

2512A–AVR–04/02

Watchdog Reset

When the Watchdog times out, it will generate a short reset pulse of one CK cycle dura-
tion. On the falling edge of this pulse, the delay timer starts counting the Time-out period
t

TOUT

. Refer to page 50 for details on operation of the Watchdog Timer.

Figure 26. Watchdog Reset During Operation

MCU Control and Status
Register – MCUCSR

The MCU Control and Status Register provides information on which reset source
caused an MCU Reset.

• Bit 3 – WDRF: Watchdog Reset Flag

This bit is set if a Watchdog Reset occurs. The bit is reset by a Power-on Reset, or by
writing a logic zero to the flag.

• Bit 2 – BORF: Brown-out Reset Flag

This bit is set if a Brown-out Reset occurs. The bit is reset by a Power-on Reset, or by
writing a logic zero to the flag.

• Bit 1 – EXTRF: External Reset Flag

This bit is set if an External Reset occurs. The bit is reset by a Power-on Reset, or by
writing a logic zero to the flag.

• Bit 0 – PORF: Power-on Reset Flag

This bit is set if a Power-on Reset occurs. The bit is reset only by writing a logic zero to
the flag.

To make use of the reset flags to identify a reset condition, the user should read and
then reset the MCUCSR as early as possible in the program. If the register is cleared
before another reset occurs, the source of the reset can be found by examining the reset
flags.

CK

CC

Bit

7

6

5

4

3

2

1

0

SM2

WDRF

BORF

EXTRF

PORF

MCUCSR

Read/Write

R/W

R/W

R

R/W

R/W

R/W

R/W

R/W

Initial Value

0

0

0

See Bit Description