Altera Stratix II EP2S180 DSP Development Board User Manual
Page 47

Altera Corporation
Core Version a.b.c variable
2–39
Stratix II EP2S180 DSP Development Board Reference Manual
Board Components & Interfaces
Table 2–32
describes the device used to implement the VGA interface.
vga_G4
D12
vga_G5
A11
vga_G6
B11
vga_G7
A12
vga_R0
D8
vga_R1
E8
vga_R2
F8
vga_R3
F10
vga_R4
A10
vga_R5
B10
vga_R6
D10
vga_R7
D11
vga_BLANK_n
G13
vga_CLOCK
E13
vga_HSYNC
F15
vga_VSYNC
B14
vga_SYNC_n
F13
Table 2–32. VGA Interface Device Reference
Item
Description
Board reference
U45
Part number
FMS3818KRC
Device description
Triple Video D/A Converter
Voltage
3.3 V
Manufacturer
Fairchild
Manufacturer web site
www.fairchildsemi.com
Table 2–31. VGA Interface (U45, J35) Pin-Outs (Part 2
of 2)
Signal
Stratix II Pin
See also other documents in the category Altera Measuring instruments:
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)