Switch inputs – Altera Stratix II EP2S180 DSP Development Board User Manual
Page 21

Altera Corporation
Core Version a.b.c variable
2–13
Stratix II EP2S180 DSP Development Board Reference Manual
Board Components & Interfaces
Table 2–6
describes the features of the Stratix II EP2S180F1020C3 device.
Switch Inputs
The board has four push-button switches for user-defined logic input.
Each push-button signal, when pressed drives logic low, and when
released resumes driving logic high.
Table 2–6. Stratix II EP2S180 Features
Feature
ALMs
71,760
Adaptive look-up tables (ALUTs)
(1)
143,520
Equivalent LEs
(2)
179,400
M512 RAM blocks
930
M4K RAM blocks
768
M-RAM blocks
9
Total RAM bits
9,383,040
DSP blocks
96
18-bit × 18-bit multipliers
(3)
384
Enhanced PLLs
4
Fast PLLs
8
Maximum user I/O pins
742
Package type
1020-pin FineLine BGA
Board reference
U15
Voltage
1.2-V internal, 3.3-V I/O
Notes to
Table 2–6
:
(1)
One ALM contains two ALUTs. The ALUT is the cell used in the Quartus II
software for logic synthesis.
(2)
This is the equivalent number of LEs in a Stratix device (four-input LUT-based
architecture).
(3)
These multipliers are implemented using the DSP blocks.
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)