Test points (tp1 - tp8), Test points (tp1 – tp8) –31, Test points (tp1 – tp8) – Altera Nios Development Board Cyclone II Edition User Manual
Page 43
Altera Corporation
Reference Manual
2–31
May 2007
Nios Development Board Cyclone II Edition
Board Components
shows the pin out information for J25. Unless otherwise noted,
labels indicate FPGA pin numbers.
Test Points
(TP1 – TP8)
TP1 – TP8 are test points connected to I/O pins on the FPGA. FPGA
designs can route signals to these I/O pins to be probed. TP1 –TP8 also
connect to the configuration controller (U3).
Table 2–16. Mictor Connector Pin Table
FPGA Pin
J25 Pin
Board Net Name
V21
5
mictor_clk
AC8
38
mictor0
AD8
36
mictor1
W10
34
mictor2
Y10
32
mictor3
V10
30
mictor4
V9
28
mictor5
AD6
26
mictor6
AD7
24
mictor7
AE5
22
mictor8
AF5
20
mictor9
AD4
18
mictor10
AD5
16
mictor11
AC5
10
mictor12
AC6
8
mictor13
AF4
37
mictor14
AE4
35
mictor15
B21
33
mictor16
B22
31
mictor17
A22
29
mictor18
A23
27
mictor19
B23
25
mictor20
D21
23
mictor21
C21
13
mictor22
C22
9
mictor23
C23
7
mictor24
B25
6
mictor_trclk
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)