Intel 460GX User Manual
Page 5
Intel® 460GX Chipset System Software Developer’s Manual
v
Private Bus between SAC and SDC .....................................................6-2
Usage of First-error and Next-error ....................................................................6-3
6.4.1
BERR#/BINIT# Generation ...................................................................6-4
Data ECC or Parity Errors .....................................................................6-5
SAC to SDC Interface Errors.................................................................6-6
SAC to MAC Interface Errors ................................................................6-7
SDC/Memory Card Interface Errors ......................................................6-7
SDC/System Bus Errors........................................................................6-8
Error Determination ............................................................................................6-8
6.6.1
SAC Address on an Error......................................................................6-9
SDC Logging Registers.......................................................................6-10
SAC/SDC Error Clearing .....................................................................6-11
Multiple Errors ..................................................................................................6-11
6.8.1
SDC Multiple Errors.............................................................................6-12
SAC Multiple Errors.............................................................................6-13
Single Errors with Multiple Reporting ..................................................6-13
PCI Integrity......................................................................................................6-20
6.11.1 PCI Bus Monitoring .............................................................................6-20
6.11.2 PXB as Master ....................................................................................6-20
6.11.3 PXB as Target .....................................................................................6-21
6.11.4 GXB Error Flow ...................................................................................6-22
WXB Data Integrity and Error Handling............................................................6-26
6.12.1 Integrity................................................................................................6-26
6.12.2 Data Parity Poisoning..........................................................................6-26
6.12.3 Usage of First Error and Next Error Registers ....................................6-26
6.12.4 Error Mask Bits....................................................................................6-27
6.12.5 Error Steering/Signaling ......................................................................6-27
6.12.6 INTRQ# Interrupt.................................................................................6-29
6.12.7 Error Determination and Logging ........................................................6-29
6.12.8 Error Conditions ..................................................................................6-30
AGP Subsystem ..............................................................................................................7-1
Graphics Address Relocation Table (GART) .....................................................7-1
7.1.1
GART Implementation ...........................................................................7-3
Programming GART..............................................................................7-4
GART Implementation ...........................................................................7-5