BECKHOFF EtherCAT IP Core for Xilinx FPGAs v3.00k User Manual
Page 77

IP Core Signals
Slave Controller
– IP Core for Xilinx FPGAs
III-65
Condition
Name
Direction
Description
Port2 = MII
nMII_LINK2
INPUT
0: 100 Mbit/s (Full
Duplex) link at port 2
1: no link at port 2
MII_RX_CLK2
INPUT
Receive clock port 2
MII_RX_DV2
INPUT
Receive data valid port 2
MII_RX_DATA2[3:0]
INPUT
Receive data port 2
MII_RX_ERR2
INPUT
Receive error port 2
MII_TX_ENA2
OUTPUT
Transmit enable port 2
MII_TX_DATA2[3:0]
OUTPUT
Transmit data port 2
Port2 = MII and TX
Shift activated
MII_TX_CLK2
INPUT
Transmit clock port 2 for
automatic TX Shift
configuration. Set to 0 for
manual TX Shift
configuration.
MII_TX_SHIFT2[1:0]
INPUT
Manual TX shift
configuration port 2.
Additional TX signal delay:
00: 0 ns
01: 10 ns
10: 20 ns
11: 30 ns
See also other documents in the category BECKHOFF Equipment:
- EP-xxxx-xxxx (19 pages)
- Bus Terminal System (19 pages)
- BK2000 (30 pages)
- LC3100 (67 pages)
- BK4000 (28 pages)
- BK3xx0 (95 pages)
- BK5000 (12 pages)
- LC5200 (32 pages)
- BK7000 (29 pages)
- BK7500 (32 pages)
- BK7300 (40 pages)
- BK8100 (26 pages)
- BC2000 (28 pages)
- BC3100 (51 pages)
- BC7300 (48 pages)
- BC8100 (36 pages)
- BC3150 (112 pages)
- KL1012 (2 pages)
- KL1114 (2 pages)
- KL1164 (1 page)
- KL1232-xxxx (4 pages)
- KL1501 (19 pages)
- KL1512 (15 pages)
- KL2521-0024 (18 pages)
- KL2512 (21 pages)
- KL2612 (4 pages)
- KL2622 (9 pages)
- KL3062 (24 pages)
- KL3064 (20 pages)
- KL4132 (19 pages)
- KL4034 (25 pages)
- KL3302 (23 pages)
- KL3351 (18 pages)
- KS3681 (43 pages)
- KL4112 (18 pages)
- KL5001 (16 pages)
- KL5051 (17 pages)
- KL5101-0012 (21 pages)
- KS5111-0000 (21 pages)
- KL5121 (19 pages)
- KL6021 (20 pages)
- KL6051 (17 pages)
- Z1000 (2 pages)
- KL6071 (12 pages)
- Z1003 (2 pages)