Altera Stratix GX Transceiver User Manual
Page 142

5–30
Altera Corporation
Stratix GX Transceiver User Guide
January 2005
XAUI Mode Clocking
Figure 5–25. Clocking Scheme in Multi-Channel, Only CORECLK_OUT Is Enabled
XAUI mode applications are typically transceiver block-based. The
previous recommendations are valid in a multi-transceiver block
situation. In a multi-transceiver block situation, data striping across the
channels is common. Skew introduced between transceiver blocks by
passive and active elements of the link must be de-skewed in the PLD
core (channel alignment) to ensure error-free data.
ALTGXB
PLD
Transceiver Block 0
Transceiver Block 1
Transceiver Block 2
Transceiver Block 3
coreclk_out[3]
coreclk_out[0]
rx_out[15..0]
coreclk_out[1]
rx_out_1[15..0]
coreclk_out[2]
rx_out_2[15..0]
coreclk_out[3]
rx_out_3[15..0]
Destination Register Logic
FIFO
Buffer
FIFO
Buffer
FIFO
Buffer
FIFO
Buffer
(GX25f)
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)