Xilinx DS610 User Manual
Spartan-3a dsp fpga family data sheet, Module 1: introduction and ordering information, Module 2: functional description
DS610 October 4, 2010
Product Specification
1
© Copyright 2007–2010 Xilinx, Inc. XILINX, the Xilinx logo, Virtex, Spartan, ISE, and other designated brands included herein are trademarks of Xilinx in the United States and
other countries. PCI and PCI-X are trademarks of PCI-SIG and used under license. All other trademarks are the property of their respective owners.
Module 1:
Introduction and Ordering Information
•
Introduction
•
Features
•
Architectural Overview
•
Configuration Overview
•
General I/O Capabilities
•
Supported Packages and Package Marking
•
Ordering Information
Module 2:
Functional Description
The functionality of the Spartan®-3A DSP FPGA family is
described in the following documents.
•
: Spartan-3 Generation FPGA User Guide
•
Clocking Resources
•
Digital Clock Managers (DCMs)
•
Block RAM
•
Configurable Logic Blocks (CLBs)
-
Distributed RAM
-
SRL16 Shift Registers
-
Carry and Arithmetic Logic
•
I/O Resources
•
Programmable Interconnect
•
ISE® Software Design Tools and IP Cores
•
Embedded Processing and Control Solutions
•
Pin Types and Package Overview
•
Package Drawings
•
Powering FPGAs
•
Power Management
•
: Spartan-3 Generation Configuration User Guide
•
Configuration Overview
•
Configuration Pins and Behavior
•
Bitstream Sizes
•
Detailed Descriptions by Mode
-
Master Serial Mode using Platform Flash PROM
-
Master SPI Mode using Commodity Serial Flash
-
Master BPI Mode using Commodity Parallel Flash
-
Slave Parallel (SelectMAP) using a Processor
-
Slave Serial using a Processor
-
JTAG Mode
•
ISE iMPACT Programming Examples
•
MultiBoot Reconfiguration
•
Design Authentication using Device DNA
•
FPGAs User Guide
•
DSP48A Slice Design Considerations
•
DSP48A Architecture Highlights
-
18 x 18-Bit Multipliers
-
48-Bit Accumulator
-
18-bit Pre-Adder
•
DSP48A Application Examples
Module 3:
DC and Switching Characteristics
•
DC Electrical Characteristics
•
Absolute Maximum Ratings
•
Supply Voltage Specifications
•
Recommended Operating Conditions
•
Switching Characteristics
•
I/O Timing
•
Configurable Logic Block (CLB) Timing
•
Digital Clock Manager (DCM) Timing
•
Block RAM Timing
•
XtremeDSP Slice Timing
•
Configuration and JTAG Timing
Module 4:
Pinout Descriptions
•
Pin Descriptions
•
Package Overview
•
Pinout Tables
•
Footprint Diagrams
1
Spartan-3A DSP FPGA Family Data Sheet
DS610 October 4, 2010
Product Specification
Document Outline
- Spartan-3A DSP FPGA Family Data Sheet
- Introduction and Ordering Information
- Functional Description
- DC and Switching Characteristics
- DC Electrical Characteristics
- Switching Characteristics
- Software Version Requirements
- I/O Timing
- Timing Measurement Methodology
- Using IBIS Models to Simulate Load Conditions in Application
- Simultaneously Switching Output Guidelines
- Configurable Logic Block (CLB) Timing
- Clock Buffer/Multiplexer Switching Characteristics
- Block RAM Timing
- DSP48A Timing
- Digital Clock Manager (DCM) Timing
- DNA Port Timing
- Suspend Mode Timing
- Configuration and JTAG Timing
- General Configuration Power-On/Reconfigure Timing
- Configuration Clock (CCLK) Characteristics
- Master Serial and Slave Serial Mode Timing
- Slave Parallel Mode Timing
- Serial Peripheral Interface (SPI) Configuration Timing
- Byte Peripheral Interface (BPI) Configuration Timing
- IEEE 1149.1/1532 JTAG Test Access Port Timing
- Revision History
- Pinout Descriptions