Lm/sig status register, Lm/sig status register -39 – Motorola MVME2300 Series User Manual
Page 63

ISA Local Resource Bus
http://www.motorola.com/computer/literature
1-39
1
SET_LM1
Writing a 1 to this bit will set the LM1 status bit.
SET_LM0
Writing a 1 to this bit will set the LM0 status bit.
CLR_SIG1
Writing a 1 to this bit will clear the SIG1 status bit.
CLR_SIG0
Writing a 1 to this bit will clear the SIG0 status bit.
CLR_LM1
Writing a 1 to this bit will clear the LM1 status bit.
CLR_LM0
Writing a 1 to this bit will clear the LM0 status bit.
LM/SIG Status Register
The LM/SIG Status register is an 8-bit register located at ISA I/O address
x1001. This register, in conjunction with the LM/SIG Control register,
provides a method to generate interrupts. The Universe ASIC is
programmed so that this register can be accessed from the VMEbus to
provide a capability to generate software interrupts to the onboard
processor(s) from the VMEbus.
EN_SIG1 When the EN_SIG1 bit is set, an LM/SIG Interrupt 1 is
generated if the SIG1 bit is asserted.
EN_SIG0 When the EN_SIG0 bit is set, an LM/SIG Interrupt 0 is
generated if the SIG0 bit is asserted.
REG
LM/SIG Status Register - Offset $1001
BIT
SD7
SD6
SD5
SD4
SD3
SD2
SD1
SD0
FIELD
EN
SIG1
EN
SIG0
EN
LM1
EN
LM0
SIG1
SIG0
LM1
LM0
OPER
R/W
READ-ONLY
RESET
0
0
0
0
0
0
0
0