Altera SoC Embedded Design Suite User Manual
Page 121

9. SignalTap II will run the analysis and wait for the trigger from the DIP switch:
Figure 4-82: Acquisition in Progress
10.Change the state of the FPGA DIP switch 0 (SW1.5 on the board). This will trigger a Signal Tap II
acquisition and stop Signal Tap II. This will be indicated by the status changing back to Ready to
acquire.
Note: On the Data tab, you will be able to see the change on the DIP switch signal.
Figure 4-83: DIP switch Toggled
11.Go back to the Eclipse debugger; you will notice the execution has stopped. When SignalTap II is
triggered, caused by a state change of the DIP switch, it sends the trigger to HPS, which in turn stops
the cores, as instructed.
Related Information
•
Cross-triggering Prerequisites
on page 4-96
For more information, refer to the Cross-triggering Prerequisites section in this document.
•
Enabling Cross-triggering on HPS
on page 4-98
For more information, refer to the Enabling Cross-triggering on HPS section in this document.
4-102
FPGA Triggering HPS Example
ug-1137
2014.12.15
Altera Corporation
Getting Started Guides
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)