Variation_name>.sdc, Variation_name>_ip_parameters.tcl, Variation_name>_pin_map.tcl – Altera PHYLite User Manual
Page 18: Timing analysis

You can find the location of the
generation. The
compilation and allows the TimeQuest timing analyzer to analyze the timing of your design.
The IP core uses
• Creating clocks on PLL inputs
• Creating generated clocks
• Calling
derive_clock_uncertainty
• Creating
set_output_delay
and
set_input_delay
constraints to analyze the timing of the read and
write paths
The
parameters and is read by the
The
Timing Analysis
Table 10: Timing Analysis
This table lists the timing analysis performed in the I/O and FPGA for the Altera PHYLite for Parallel Interfaces
IP core.
Location
Description
I/O
The Altera PHYLite for Parallel Interfaces IP core generation creates the appropriate
generated clock settings for the read strobe on the read path and the write strobe of the write
path, according to their strobe type (singled-ended, complementary, or differential) and their
interface type (SDR or DDR) in the following format:
• Clock name for read strobe—
.
• Clock name for the write path—
for positive strobe.
• Clock name for the write path—
for negative strobe.
The
set_false_path
,
set_input_delay
and
set_output_delay
constraints are also
generated to ensure proper timing analysis of the Altera PHYLite for Parallel Interfaces IP
core.
18
ug_altera_phylite
2015.01.16
Altera Corporation
Altera PHYLite for Parallel Interfaces IP Core User Guide