Placement restrictions, Group pin placement – Altera PHYLite User Manual
Page 15

avl_writedata[5:0]
% of VCCN
100100
83.04%
100101
83.68%
100110
84.32%
100111
84.96%
101000
85.60%
101001
86.24%
101010
86.88%
101011
87.52%
101100
88.16%
101101
88.80%
101110
89.44%
101111
90.08%
110000
90.72%
110001
91.36%
110010
92.00%
110011 -> 111111
Reserved
Related Information
on page 16
For more information on the Avalon bus usage
Placement Restrictions
Group Pin Placement
Place each group in the interface into a set of lanes in the same bank, the number of which depends on the
number of pins used by the group. All groups in an interface must be placed across a contiguous set of
banks.
Table 8: Group Pin Placement
Number of Pins in Group
Valid DQS Group in a Bank
Valid Indices in a Bank
1-12
DQS for X8/X9
{0-11}/{12-23}/{24-35}/{36-47}
13-24
DQS for X16/X18
{0-23}/{24-47}
24-48
DQS for X32/X36
{0-47}
ug_altera_phylite
2015.01.16
Placement Restrictions
15
Altera PHYLite for Parallel Interfaces IP Core User Guide
Altera Corporation
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)