Altera DDR Timing Wizard User Manual
Page 62

3–2
Altera Corporation
DDR Timing Wizard User Guide
November 2007
Introduction
shows the general algorithm of the dtw_timing_analysis.tcl.
Figure 3–1. The dtw_timing_analysis.tcl algorithm
Extract design
tcos and apply
tcos to DTW
Start
Yes
No
Done
Is —after_iptb
set to import or
import_and_compile?
Is
—auto_adjust_cycles
used?
Is
—extract tcos
set to Ignore?
Does DTW
tcos match with
design tcos?
Is any of the
margin bigger than
one clock period?
DTW is set
to both fast and slow
model design
tcos
Analyze and
Elaborate the
design
Import the new
settings to DTW
Compile the design
Rerun DTW with
the recommended
clock cycles
Get timing margin
for slow model
Get timing margin
for fast model
Calculate ideal
phase shift
Display margin and
phase shift
recommendations
Rerun DTW for fast
model and perform
timing analysis for
fast model
Is —after_iptb
set to
import_and_compile?
Yes
Yes
Yes
Yes
Yes
No
No
No
No
Yes
No
Yes
No
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)