4 voltage conversion, 5 clock selection – Rainbow Electronics T89C51CC01 User Manual
Page 121
121
T89C51CC01
Rev. D – 17-Dec-01
set, an interrupt occur when flag ADEOC is set (see Figure 49). Clear this flag for re-
arming the interrupt.
The bits SCH0 to SCH2 in ADCON register are used for the analog input channel
selection.
Table 86. Selected Analog input
17.4 Voltage Conversion
When the ADCIN is equals to VAREF the ADC converts the signal to 3FFh (full scale). If
the input voltage equals VAGND, the ADC converts it to 000h. Input voltage between
VAREF and VAGND are a straight-line linear conversion. All other voltages will result in
3FFh if greater than VAREF and 000h if less than VAGND.
Note that ADCIN should not exceed VAREF absolute maximum range! (see section
“AC-DC”)
17.5 Clock Selection
The ADC clock is the same as CPU.
The maximum clock frequency for ADC is 700KHz. A prescaler is featured (ADCCLK) to
generate the ADC clock from the oscillator frequency.
Figure 48. A/D Converter clock
SCH2
SCH1
SCH0
Selected Analog input
0
0
0
AN0
0
0
1
AN1
0
1
0
AN2
0
1
1
AN3
1
0
0
AN4
1
0
1
AN5
1
1
0
AN6
1
1
1
AN7
Prescaler ADCLK
A/D
Converter
ADC Clock
CPU
CLOCK
CPU Core Clock Symbol
ч
2