List of tables – Texas Instruments Digital Signal Processor SM320F2812-HT User Manual
Page 7
![background image](/manuals/214490/7/background.png)
SGUS062B
–
JUNE 2009
–
REVISED JUNE 2011
List of Tables
2-1
Hardware Features
...............................................................................................................
2-2
Bare Die Information
.............................................................................................................
2-3
Signal Descriptions
..............................................................................................................
3-1
Addresses of Flash Sectors in F2812
.........................................................................................
3-2
Wait States
........................................................................................................................
3-3
Boot Mode Selection
.............................................................................................................
3-4
Peripheral Frame 0 Registers
..................................................................................................
3-5
Peripheral Frame 1 Registers
..................................................................................................
3-6
Peripheral Frame 2 Registers
..................................................................................................
3-7
Device Emulation Registers
.....................................................................................................
3-8
XINTF Configuration and Control Register Mappings
.......................................................................
3-9
XREVISION Register Bit Definitions
...........................................................................................
3-10
PIE Peripheral Interrupts
.......................................................................................................
3-11
PIE Configuration and Control Registers
.....................................................................................
3-12
External Interrupts Registers
...................................................................................................
3-13
PLL, Clocking, Watchdog, and Low-Power Mode Registers
..............................................................
3-14
PLLCR Register Bit Definitions
.................................................................................................
3-15
Possible PLL Configuration Modes
............................................................................................
3-16
F2812 Low-Power Modes
.......................................................................................................
4-1
CPU-Timers 0, 1, 2 Configuration and Control Registers
...................................................................
4-2
Module and Signal Names for EVA and EVB
................................................................................
4-3
EVA Registers
...................................................................................................................
4-4
ADC Registers
...................................................................................................................
4-5
3.3-V eCAN Transceivers for the SM320F2812 DSP
.......................................................................
4-6
CAN Registers Map
.............................................................................................................
4-7
McBSP Register Summary
......................................................................................................
4-8
SCI-A Registers
..................................................................................................................
4-9
SCI-B Registers
..................................................................................................................
4-10
SPI Registers
....................................................................................................................
4-11
GPIO Mux Registers
............................................................................................................
4-12
GPIO Data Registers
............................................................................................................
6-1
Typical Current Consumption by Various Peripherals (at 150 MHz)
.....................................................
6-2
Recommended Low-Dropout Regulators
.....................................................................................
6-3
Clock Table and Nomenclature
.................................................................................................
6-4
Input Clock Frequency
..........................................................................................................
6-5
XCLKIN Timing Requirements
–
PLL Bypassed or Enabled
..............................................................
6-6
XCLKIN Timing Requirements
–
PLL Disabled
..............................................................................
6-7
Possible PLL Configuration Modes
...........................................................................................
6-8
XCLKOUT Switching Characteristics (PLL Bypassed or Enabled)
.......................................................
6-9
Reset (XRS) Timing Requirements
...........................................................................................
6-10
IDLE Mode Switching Characteristics
........................................................................................
6-11
STANDBY Mode Switching Characteristics
................................................................................
6-12
HALT Mode Switching Characteristics
......................................................................................
6-13
PWM Switching Characteristics
..............................................................................................
6-14
Timer and Capture Unit Timing Requirements
.............................................................................
6-15
External ADC Start-of-Conversion
–
EVA
–
Switching Characteristics
.................................................
6-16
External ADC Start-of-Conversion
–
EVB
–
Switching Characteristics
.................................................
Copyright
©
2009
–
2011, Texas Instruments Incorporated
List of Tables
7