Section 5.15 – Texas Instruments TMS320TCI6486 User Manual
Page 109
www.ti.com
EMAC Port Registers
5.15 Receive Interrupt Mask Set Register (RXINTMASKSET)
The receive interrupt mask set register (RXINTMASKSET) is shown in
and described in
Figure 57. Receive Interrupt Mask Set Register (RXINTMASKSET)
31
24
Reserved
R-0
23
22
21
20
19
18
17
16
RX7PULSE
RX6PULSE
RX5PULSE
RX4PULSE
RX3PULSE
RX2PULSE
RX1PULSE
RX0PULSE
MASK
MASK
MASK
MASK
MASK
MASK
MASK
MASK
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
RX7PEND
RX6PEND
RX5PEND
RX4PEND
RX3PEND
RX2PEND
RX1PEND
RX0PEND
MASK
MASK
MASK
MASK
MASK
MASK
MASK
MASK
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 51. Receive Interrupt Mask Set Register (RXINTMASKSET) Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
0
Reserved; read as 0.
23
RX7PULSEMASK
0
Receive channel 7 pulse interrupt mask. Write 1 to enable interrupt.
22
RX6PULSEMASK
0
Receive channel 6 pulse interrupt mask. Write 1 to enable interrupt.
21
RX5PULSEMASK
0
Receive channel 5 pulse interrupt mask. Write 1 to enable interrupt.
20
RX4PULSEMASK
0
Receive channel 4 pulse interrupt mask. Write 1 to enable interrupt.
19
RX3PULSEMASK
0
Receive channel 3 pulse interrupt mask. Write 1 to enable interrupt.
18
RX2PULSEMASK
0
Receive channel 2 pulse interrupt mask. Write 1 to enable interrupt.
17
RX1PULSEMASK
0
Receive channel 1 pulse interrupt mask. Write 1 to enable interrupt.
16
RX0PULSEMASK
0
Receive channel 0 pulse interrupt mask. Write 1 to enable interrupt.
15-8
Reserved
0
Reserved; read as 0.
7
RX7PENDMASK
0
Receive channel 7 pending interrupt mask. Write 1 to enable interrupt.
6
RX6PENDMASK
0
Receive channel 6 pending interrupt mask. Write 1 to enable interrupt.
5
RX5PENDMASK
0
Receive channel 5 pending interrupt mask. Write 1 to enable interrupt.
4
RX4PENDMASK
0
Receive channel 4 pending interrupt mask. Write 1 to enable interrupt.
3
RX3PENDMASK
0
Receive channel 3 pending interrupt mask. Write 1 to enable interrupt.
2
RX2PENDMASK
0
Receive channel 2 pending interrupt mask. Write 1 to enable interrupt.
1
RX1PENDMASK
0
Receive channel 1 pending interrupt mask. Write 1 to enable interrupt.
0
RX0PENDMASK
0
Receive channel 0 pending interrupt mask. Write 1 to enable interrupt.
109
SPRUEF8F – March 2006 – Revised November 2010
C6472/TCI6486 EMAC/MDIO
Copyright © 2006–2010, Texas Instruments Incorporated