Section 5.9 – Texas Instruments TMS320TCI6486 User Manual
Page 103

www.ti.com
EMAC Port Registers
5.9
Transmit Interrupt Mask Set Register (TXINTMASKSET)
The transmit interrupt mask set register (TXINTMASKSET) is shown in
and described in
Figure 51. Transmit Interrupt Mask Set Register (TXINTMASKSET)
31
24
Reserved
R-0
23
22
21
20
19
18
17
16
TX7PULSE
TX6PULSE
TX5PULSE
TX4PULSE
TX3PULSE
TX2PULSE
TX1PULSE
TX0PULSE
MASK
MASK
MASK
MASK
MASK
MASK
MASK
MASK
15
8
Reserved
R-0
7
6
5
4
3
2
1
0
TX7PEND
TX6PEND
TX5PEND
TX4PEND
TX3PEND
TX2PEND
TX1PEND
TX0PEND
MASK
MASK
MASK
MASK
MASK
MASK
MASK
MASK
LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
Table 45. Transmit Interrupt Mask Set Register (TXINTMASKSET) Field Descriptions
Bit
Field
Value
Description
31-24
Reserved
0
Reserved; read as 0.
23
TX7PULSEMASK
0
Transmit channel 7 pulse interrupt mask. Write 1 to enable interrupt.
22
TX6PULSEMASK
0
Transmit channel 6 pulse interrupt mask. Write 1 to enable interrupt.
21
TX5PULSEMASK
0
Transmit channel 5 pulse interrupt mask. Write 1 to enable interrupt.
20
TX4PULSEMASK
0
Transmit channel 4 pulse interrupt mask. Write 1 to enable interrupt.
19
TX3PULSEMASK
0
Transmit channel 3 pulse interrupt mask. Write 1 to enable interrupt.
18
TX2PULSEMASK
0
Transmit channel 2 pulse interrupt mask. Write 1 to enable interrupt.
17
TX1PULSEMASK
0
Transmit channel 1 pulse interrupt mask. Write 1 to enable interrupt.
16
TX0PULSEMASK
0
Transmit channel 0 pulse interrupt mask. Write 1 to enable interrupt.
15-8
Reserved
0
Reserved; read as 0.
7
TX7PENDMASK
0
Transmit channel 7 pending interrupt mask. Write 1 to enable interrupt.
6
TX6PENDMASK
0
Transmit channel 6 pending interrupt mask. Write 1 to enable interrupt.
5
TX5PENDMASK
0
Transmit channel 5 pending interrupt mask. Write 1 to enable interrupt.
4
TX4PENDMASK
0
Transmit channel 4 pending interrupt mask. Write 1 to enable interrupt.
3
TX3PENDMASK
0
Transmit channel 3 pending interrupt mask. Write 1 to enable interrupt.
2
TX2PENDMASK
0
Transmit channel 2 pending interrupt mask. Write 1 to enable interrupt.
1
TX1PENDMASK
0
Transmit channel 1 pending interrupt mask. Write 1 to enable interrupt.
0
TX0PENDMASK
0
Transmit channel 0 pending interrupt mask. Write 1 to enable interrupt.
103
SPRUEF8F – March 2006 – Revised November 2010
C6472/TCI6486 EMAC/MDIO
Copyright © 2006–2010, Texas Instruments Incorporated