Section 5.8 – Texas Instruments TMS320TCI6486 User Manual
Page 102

EMAC Port Registers
www.ti.com
5.8
Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED)
The transmit interrupt status (masked) register (TXINTSTATMASKED) is shown in
and
described in
Figure 50. Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED)
31
16
Reserved
R-0
15
8
7
6
5
4
3
2
1
0
TX7
TX6
TX5
TX4
TX3
TX2
TX1
TX0
Reserved
PEND
PEND
PEND
PEND
PEND
PEND
PEND
PEND
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
R-0
LEGEND: R/W = R = Read only; -n = value after reset
Table 44. Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED) Field Descriptions
Bit
Field
Value
Description
31-8
Reserved
0
Reserved
7
TX7PEND
TX7PEND masked interrupt read
6
TX6PEND
TX6PEND masked interrupt read
5
TX5PEND
TX5PEND masked interrupt read
4
TX4PEND
TX4PEND masked interrupt read
3
TX3PEND
TX3PEND masked interrupt read
2
TX2PEND
TX2PEND masked interrupt read
1
TX1PEND
TX1PEND masked interrupt read
0
TX0PEND
TX0PEND masked interrupt read
102
C6472/TCI6486 EMAC/MDIO
SPRUEF8F – March 2006 – Revised November 2010
Copyright © 2006–2010, Texas Instruments Incorporated