beautypg.com

Global features, Supports the following transmission protocols, Direct-mapped atm over ds3 or subrate ds3 – Rainbow Electronics DS3184 User Manual

Page 6: Plcp-mapped atm over ds3, Plcp-mapped atm over g.751 e3, Direct-mapped hdlc over ds3 or subrate ds3, Clear-channel hdlc at line rates up to 52 mbps, Receive ds3/e3 liu features, Loss-of-lock pll status indication, Per-channel power-down control

background image

Maxim/Dallas Semiconductor Confidential

Product Preview:

DS3181,2,3,4

Rev 1.5

6 of 13

022304

3.1 Global Features

• System interface configurable for UTOPIA 2 / UTOPIA 3 for ATM cell traffic or POS-PHY 2 / POS-

PHY 3 for HDLC or mixed packet/cell traffic

• Supports the following transmission protocols:

• Direct-mapped ATM over DS3 or subrate DS3
• PLCP-mapped ATM over DS3

• Direct-mapped ATM over G.751 E3 or subrate G.751 E3

• PLCP-mapped ATM over G.751 E3
• Direct-mapped ATM over G.832 E3 or subrate G.832 E3

• Direct-mapped ATM over externally-defined frame formats up to 52 Mbps

• Clear-channel ATM (cell-based physical layer) at line rates up to 52 Mbps
• Direct-mapped HDLC over DS3 or subrate DS3

• Direct-mapped HDLC over G.751 E3 or subrate G.751 E3

• Direct-mapped HDLC over G.832 E3 or subrate G.832 E3
• Direct-mapped HDLC over externally-defined frame formats up to 52 Mbps

• Clear-channel HDLC at line rates up to 52 Mbps

• In UTOPIA bus mode, ports are independently configurable for any ATM protocol
• In POS-PHY bus mode, ports are independently configurable for any ATM or HDLC protocol

• Provides all necessary I/O to support externally controlled subrate DS3 or E3 on any ports

• Supports gapped 52 MHz clock rates for signals embedded in SONET/SDH
• Clock, data and control signals can be inverted to allow a glueless interface to other devices

• Detection of loss of transmit clock and loss of receive clock

• Manual or automatic one-second update of performance monitoring counters
• Each port can be put into a low-power standby mode when not being used

3.2 Receive DS3/E3 LIU Features

• AGC/Equalizer block handles from 0 dB to 15 dB of cable loss
• Loss-of-lock PLL status indication

• Interfaces directly to a DSX monitor signal (20 dB flat loss) using built-in pre-amp

• Digital and analog Loss of Signal (LOS) detectors (ANSI T1.231 and ITU G.775)
• Per-channel power-down control

3.3 Receive DS3/E3 Framer Features

• Frame synchronization for M23 or C-bit Parity DS3, G.751 E3 or G.832 E3
• B3ZS/HDB3 decoding

• Detection and accumulation of bipolar violations (BPV), code violations (CV), excessive zeroes

occurrences (EXZ), F-bit errors, M-bit errors, FAS errors, LOF occurrences, P-bit parity errors, CP-
bit parity errors, BIP-8 errors, and far end block errors (FEBE)

• Detection of RDI, AIS, DS3 idle signal, loss of signal (LOS), severely error framing event (SEFE),

change of frame alignment (COFA), receipt of B3ZS/HDB3 codewords, DS3 application ID bit, DS3
M23/C-bit format mismatch, G.751 national bit, and G.832 RDI (FERF), payload type, and timing
marker bits

• HDLC controller with 256 byte FIFO for DS3 path maintenance data link (PMDL), G.751 national

bit, or G.832 NR/GC channels

• FEAC controller with four-codeword FIFO for DS3 FEAC channel

• 16-byte Trail Trace Buffer compares and stores G.832 trail access point identifier