Samsung MUXONENAND A-DIE KFM2G16Q2A User Manual
2gb muxonenand a-die
This manual is related to the following products:
Table of contents
Document Outline
- 2Gb MuxOneNAND A-die
- 1.0 INTRODUCTION
- 2.0 DEVICE DESCRIPTION
- 2.1 Detailed Product Description
- 2.2 Definitions
- 2.3 Pin Configuration
- 2.4 Pin Description
- 2.5 Block Diagram
- 2.6 Memory Array Organization
- 2.7 Memory Map
- 2.8 Registers
- 2.8.1 Register Address Map
- 2.8.2 Manufacturer ID Register F000h (R)
- 2.8.3 Device ID Register F001h (R)
- 2.8.4 Version ID Register F002h
- 2.8.5 Data Buffer Size Register F003h (R)
- 2.8.6 Boot Buffer Size Register F004h (R)
- 2.8.7 Number of Buffers Register F005h (R)
- 2.8.8 Technology Register F006h (R)
- 2.8.9 Start Address1 Register F100h (R/W)
- 2.8.10 Start Address2 Register F101h (R/W)
- 2.8.11 Start Address3 Register F102h (R/W)
- 2.8.12 Start Address4 Register F103h (R/W)
- 2.8.13 Start Address5 Register F104h (R/W)
- 2.8.14 Start Address6 Register F105h
- 2.8.15 Start Address7 Register F106h
- 2.8.16 Start Address8 Register F107h (R/W)
- 2.8.17 Start Buffer Register F200h (R/W)
- 2.8.18 Command Register F220h (R/W)
- 2.8.19 System Configuration 1 Register F221h (R, R/W)
- 2.8.20 System Configuration 2 Register F222h
- 2.8.21 Controller Status Register F240h (R)
- 2.8.22 Interrupt Status Register F241h (R/W)
- 2.8.23 Start Block Address Register F24Ch (R/W)
- 2.8.24 End Block Address Register F24Dh
- 2.8.25 NAND Flash Write Protection Status Register F24Eh (R)
- 2.8.26 ECC Status Register FF00h (R)
- 2.8.27 ECC Result of 1st Selected Sector, Main Area Data Register FF01h (R)
- 2.8.28 ECC Result of 1st Selected Sector, Spare Area Data Register FF02h (R)
- 2.8.29 ECC Result of 2nd Selected Sector, Main Area Data Register FF03h (R)
- 2.8.30 ECC Result of 2nd Selected Sector, Spare Area Data Register FF04h (R)
- 2.8.31 ECC Result of 3rd Selected Sector, Main Area Data Register FF05h (R)
- 2.8.32 ECC Result of 3rd Selected Sector, Spare Area Data Register FF06h (R)
- 2.8.33 ECC Result of 4th Selected Sector, Main Area Data Register FF07h (R)
- 2.8.34 ECC Result of 4th Selected Sector, Spare Area Data Register FF08h (R)
- 3.0 DEVICE OPERATION
- 3.1 Command Based Operation
- 3.2 Device Bus Operation
- 3.3 Reset Mode Operation
- 3.4 Write Protection Operation
- 3.5 Data Protection During Power Down Operation
- 3.6 Load Operation
- 3.7 Read Operation
- 3.8 Cache Read Operation (RM=X, WM=X)
- 3.9 Synchronous Burst Block Read Operation(RM=1, WM=X)
- 3.9.1 Burst Address Sequence During Synchronous Burst Block Read Mode
- 3.9.2 Continuous Linear Burst Read Operation During Synchronous Burst Block Read Mode
- 3.9.3 4-, 8-, 16-, 32-, 1K- Word Linear Burst Read Operation During Synchronous Burst Block Read Mode
- 3.9.4 Programmable Burst Read Latency Operation During Synchronous Burst Block Read Mode
- 3.9.5 Handshaking Operation During Synchronous Burst Block Read Mode
- 3.10 Synchronous Write(RM=1, WM=1)
- 3.11 Program Operation
- 3.12 Copy-Back Program Operation
- 3.13 Erase Operation
- 3.14 OTP Operation
- 3.15 Dual Operations
- 3.16 DQ6 Toggle Bit
- 3.17 ECC Operation
- 3.18 Invalid Block Operation
- 4.0 DC CHARACTERISTICS
- 5.0 AC CHARACTERISTICS
- 5.1 AC Test Conditions
- 5.2 Device Capacitance
- 5.3 Valid Block Characteristics
- 5.4 AC Characteristics for Synchronous Burst Read
- 5.5 AC Characteristics for Asynchronous Read
- 5.6 AC Characteristics for Warm Reset (RP), Hot Reset and NAND Flash Core Reset
- 5.7 AC Characteristics for Asynchronous Write
- 5.8 AC Characteristics for Burst Write Operation
- 5.9 AC Characteristics for Load/Program/Erase Performance
- 5.10 AC Characteristics for INT Auto Mode
- 5.11 AC Characteristics for Synchronous Burst Block Read
- 6.0 TIMING DIAGRAMS
- 6.1 8-Word Linear Burst Read Mode with Wrap Around
- 6.2 Continuous Linear Burst Read Mode with Wrap Around
- 6.3 Synchronous Burst Block Read Operation Timing
- 6.4 Synchronous Burst Block Read Timing
- 6.5 Asynchronous Read (VA Transition Before AVD Low)
- 6.6 Asynchronous Read (VA Transition After AVD Low)
- 6.7 Asynchronous Write
- 6.8 8-Word Linear Burst Write Mode
- 6.9 Burst Write Operation followed by Burst Read
- 6.10 Start Initial Burst Write Operation
- 6.11 Load Operation Timing
- 6.12 Program Operation Timing
- 6.13 2X Program Operation Timing
- 6.14 2X Cache Program Operation Timing
- 6.15 2X Interleave Cache Program Operation Timing
- 6.16 Block Erase Operation Timing
- 6.17 Cold Reset Timing
- 6.18 Warm Reset Timing
- 6.19 Hot Reset Timing
- 6.20 NAND Flash Core Reset Timing
- 6.21 Data Protection Timing During Power Down
- 6.22 Toggle Bit Timing in Asynchronous Read (VA Transition Before AVD Low)
- 6.23 Toggle Bit Timing in Asynchronous Read (VA Transition After AVD Low)
- 6.24 INT auto mode
- 7.0 TECHNICAL AND APPLICATION NOTES
- 8.0 PACKAGE DIMENSIONS