Smc peripheral identification register 0, Table 3-15, Smc_periph_id_0 register bit assignments -20 – SMC Networks ARM PL241 User Manual
Page 80: Figure 3-18, Smc_periph_id register bit assignments -20
Programmer’s Model
3-20
Copyright © 2006 ARM Limited. All rights reserved.
ARM DDI 0389B
Figure 3-18 shows the correspondence between bits of the smc_ periph_id registers and
the conceptual 32-bit Peripheral ID Register.
Figure 3-18 smc_periph_id Register bit assignments
The following section describe the smc_periph_id Registers
•
SMC Peripheral Identification Register 0
•
SMC Peripheral Identification Register 1 on page 3-21
•
SMC Peripheral Identification Register 2 on page 3-21
•
SMC Peripheral Identification Register 3 on page 3-21.
SMC Peripheral Identification Register 0
The smc_periph_id_0 Register is hard-coded and the fields within the register indicate
the value. Table 3-15 lists the register bit assignments.
8QGHILQHG
8QGHILQHG
UHYLVLRQ
UHYLVLRQ
GHVLJQHUB
GHVLJQHUB
GHVLJQHU
SDUWBQXPEHU
SDUWBQXPEHUB
SDUWBQXPEHUB
$FWXDOUHJLVWHUELWDVVLJQPHQW
&RQFHSWXDOUHJLVWHUELWDVVLJQPHQW
LQWHJUDWLRQBFIJ
LQWHJUDWLRQBFIJ
Table 3-15 smc_periph_id_0 Register bit assignments
Bits
Name
Function
[31:8]
-
Reserved, read undefined
[7:0]
part_number_0
These bits read back as
0x52