Figure 3–1, Figure 3–1. switch locations and default settings, Arria v soc – Altera Arria V SoC User Manual
Page 12

3–2
Chapter 3: Board Setup and Defaults
Factory Default Switch and Jumper Settings
Arria V SoC Development Kit
June 2014
Altera Corporation
User Guide
1
The SD card, Max V system controller, and CFI flash are already programmed with
the factory default files. For more information, refer to
.
Figure 3–1. Switch Locations and Default Settings
Arria V SoC
J37
1
0
1
0
1
0
1
0
J38
J39
J40
J41
CSEL0
J45
SEL1
J46
SEL0
CLK OSC2
CSEL1
BSEL0
BSEL1
BSEL2
1
0
J6
1.2V
FMC VAR
1.5V
1.8V
2.5V
HPS FPGA FMC MAX
SW4
1 2 3 4
ON
SW1
3 2 1 0 3 2 1 0
HPS
J18
J23
J30
Not a jumper
Not a jumper
Not a jumper
Not a jumper
FPGA
ON
1 2 3 4 5 6 7 8
J3
FMCB_JTAG_EN
SW2
1 2 3 4
SECURITY
FACT LOAD
Si570
CLK125A
ON
SW3
FMCB
FMCA
0 1 2 3 4
MSEL
ON
1 2 3 4 5 6
J7
LMK_OSC_SEL
J28
JTAG_MIC_SEL
J19
JTAG
HPS SEL
J21
JTAG
SEL
See also other documents in the category Altera Measuring instruments:
- MAX 10 JTAG (15 pages)
- MAX 10 Power (21 pages)
- Unique Chip ID (12 pages)
- Remote Update IP Core (43 pages)
- Device-Specific Power Delivery Network (28 pages)
- Device-Specific Power Delivery Network (32 pages)
- Hybrid Memory Cube Controller (69 pages)
- ALTDQ_DQS IP (117 pages)
- MAX 10 Embedded Memory (71 pages)
- MAX 10 Embedded Multipliers (37 pages)
- MAX 10 Clocking and PLL (86 pages)
- MAX 10 FPGA (26 pages)
- MAX 10 FPGA (56 pages)
- USB-Blaster II (22 pages)
- GPIO (22 pages)
- LVDS SERDES (27 pages)
- User Flash Memory (33 pages)
- ALTDQ_DQS2 (100 pages)
- Avalon Tri-State Conduit Components (18 pages)
- Cyclone V Avalon-MM (166 pages)
- Cyclone III FPGA Starter Kit (36 pages)
- Cyclone V Avalon-ST (248 pages)
- Stratix V Avalon-ST (286 pages)
- Stratix V Avalon-ST (293 pages)
- DDR3 SDRAM High-Performance Controller and ALTMEMPHY IP (10 pages)
- Arria 10 Avalon-ST (275 pages)
- Avalon Verification IP Suite (224 pages)
- Avalon Verification IP Suite (178 pages)
- FFT MegaCore Function (50 pages)
- DDR2 SDRAM High-Performance Controllers and ALTMEMPHY IP (140 pages)
- Floating-Point (157 pages)
- Integer Arithmetic IP (157 pages)
- Embedded Peripherals IP (336 pages)
- JESD204B IP (158 pages)
- Low Latency Ethernet 10G MAC (109 pages)
- LVDS SERDES Transmitter / Receiver (72 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (3 pages)
- Nios II Embedded Evaluation Kit Cyclone III Edition (80 pages)
- IP Compiler for PCI Express (372 pages)
- Parallel Flash Loader IP (57 pages)
- Nios II C2H Compiler (138 pages)
- RAM-Based Shift Register (26 pages)
- RAM Initializer (36 pages)
- Phase-Locked Loop Reconfiguration IP Core (51 pages)
- DCFIFO (28 pages)