beautypg.com

Connecting analog inputs, Related resources, Figure 10-8 – Xilinx MIcroblaze Development Spartan-3E 1600E User Manual

Page 83

background image

MicroBlaze Development Kit Spartan-3E 1600 Edition User Guide

81

UG257 (v1.1) December 5, 2007

www.xilinx.com

Disable Other Devices on the SPI Bus to Avoid Contention

R

Disable Other Devices on the SPI Bus to Avoid Contention

The SPI bus signals are shared by other devices on the board. It is vital that other devices

are disabled when the FPGA communicates with the AMP or ADC to avoid bus

contention.

Table 10-4

provides the signals and logic values required to disable the other

devices. Although the StrataFlash PROM is a parallel device, its least-significant data bit is

shared with the SPI_MISO signal. The Platform Flash PROM is only potentially enabled if

the FPGA is set up for Master Serial mode configuration.

Connecting Analog Inputs

Connect AC signals to VINA or VINB via a DC blocking capacitor.

Related Resources

x

Amplifier and A/D Converter Control for the Spartan-3E Starter Kit (Reference

Design)

x

http://www.xilinx.com/sp3e1600e

x

Xilinx PicoBlaze Soft Processor

x

http://www.xilinx.com/picoblaze

x

LTC6912 Dual Programmable Gain Amplifiers with Serial Digital Interface

x

http://www.linear.com/pc/downloadDocument.do?navId=H0,C1,C1154,C1009,C1121,

P7596,D5359

x

LTC1407A-1 Serial 14-bit Simultaneous Sampling ADCs with Shutdown

x

http://www.linear.com/pc/downloadDocument.do?navId=H0,C1,C1155,C1001,C1158,

P2420,D1295

Figure 10-8:

UCF Location Constraints for the ADC Interface

NET "AD_CONV" LOC = "P11" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 6 ;

NET "SPI_SCK" LOC = "U16" | IOSTANDARD = LVCMOS33 | SLEW = SLOW | DRIVE = 8 ;

NET "SPI_MISO" LOC = "N10" | IOSTANDARD = LVCMOS33 ;

UG257_10_08_061406

Table 10-4:

Disable Other Devices on SPI Bus

Signal

Disabled Device

Disable Value

SPI_SS_B

SPI Serial Flash

1

AMP_CS

Programmable Pre-Amplifier

1

DAC_CS

DAC

1

SF_CE0

StrataFlash Parallel Flash PROM

1

FPGA_INIT_B

Platform Flash PROM

1